LAN9218I_07 SMSC [SMSC Corporation], LAN9218I_07 Datasheet - Page 13

no-image

LAN9218I_07

Manufacturer Part Number
LAN9218I_07
Description
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Manufacturer
SMSC [SMSC Corporation]
Datasheet
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Datasheet
SMSC
1.11
LAN9218i
The host bus interface provides a FIFO interface for the transmit and receive data paths, as well as
an interface for the LAN9218i Control and Status Registers (CSR’s).
The host bus interface is the primary bus for connection to the embedded host system. This interface
models an asynchronous SRAM. TX FIFO, RX FIFO, and CSR’s are accessed through this interface.
Programmed I/O transactions are supported.
The LAN9218i host bus interface supports 32-bit and 16-bit bus transfers. Internally, all data paths are
32-bits wide. The LAN9218i can be interfaced to either Big-Endian or Little-Endian processors.
Host Bus Interface (SRAM Interface)
DATASHEET
13
Revision 1.8 (06-06-07)

Related parts for LAN9218I_07