M58BW16FB4T3 STMICROELECTRONICS [STMicroelectronics], M58BW16FB4T3 Datasheet - Page 21

no-image

M58BW16FB4T3

Manufacturer Part Number
M58BW16FB4T3
Description
16 or 32 Mbit (x32, Boot Block, Burst) 3.3V supply Flash memories
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M58BW16FB4T3F
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M58BW16FB4T3T
Manufacturer:
Micron Technology Inc
Quantity:
10 000
M58BW16F, M58BW32F
2.5
2.6
2.7
2.8
Output Disable (GD)
The Output Disable, GD, deactivates the data output buffers. When Output Disable, GD, is at
V
outputs are high impedance independently of Output Enable. The Output Disable pin must
be connected to an external pull-up resistor as there is no internal pull-up resistor to drive
the pin.
Write Enable (W)
The Write Enable, W, input controls writing to the Command Interface, Input Address and
Data latches. Both addresses and data can be latched on the rising edge of Write Enable
(also see Latch Enable, L).
Reset/Power-Down (RP)
The Reset/Power-Down, RP, is used to apply a hardware reset to the memory. A hardware
reset is achieved by holding Reset/Power-Down Low, V
inhibited to protect data, the Command Interface and the Program/Erase Controller are
reset. The Status Register information is cleared and power consumption is reduced to the
standby level (I
impedance.
After Reset/Power-Down goes High, V
after a delay of t
If Reset/Power-Down goes Low, V
operation is aborted, in a time of t
During Power-up power should be applied simultaneously to V
at V
and Write Enable, W, should be held at V
In an application, it is recommended to associate the Reset/Power-Down pin, RP, with the
reset signal of the microprocessor. Otherwise, if a reset operation occurs while the memory
is performing an erase or program operation, the memory may output the Status Register
information instead of being initialized to the default Asynchronous Random Read mode.
See
details.
Program/Erase Enable (PEN)
The Program/Erase Enable input, PEN, protects all blocks by preventing Program and Erase
operations from modifying the data.
Prior to issuing a Program or Erase command, the Program/Erase Enable must be set to
High (V
generated in the Status Register.
IH
, the outputs are driven by the Output Enable. When Output Disable, GD, is at V
IL
Table 22
. When the supplies are stable RP is taken to V
IH
). If it is Low (V
and
DD1
PHEL
Figure 21: Reset, Power-Down and Power-up AC
). The device acts as deselected, that is the data outputs are high
or Bus Write operations after t
IL
), the Program or Erase operation is not accepted and an error is
PLRH
IL
, during a Block Erase or a Program operation, the
IH
maximum, and data is altered and may be corrupted.
, the memory will be ready for Bus Read operations
IH
during power-up.
PHWL
IH
. Output Enable, G, Chip Enable, E,
IL
, for at least t
.
DD
and V
waveform, for more
PLPH
Signal descriptions
DDQ(IN)
. Writing is
with RP held
IL
, the
21/81

Related parts for M58BW16FB4T3