EL7562C ELANTEC [Elantec Semiconductor], EL7562C Datasheet - Page 8

no-image

EL7562C

Manufacturer Part Number
EL7562C
Description
Monolithic 2 Amp DC:DC Step-down Regulator
Manufacturer
ELANTEC [Elantec Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EL7562CUZ
Manufacturer:
INTERSIL
Quantity:
20 000
EL7562C - Preliminary
Monolithic 2 Amp DC:DC Step-down Regulator
duction of the high-side and low-side switches a 15ns
break-before-make delay is incorporated in the switch
drive circuitry. The output enable (EN) input allows the
regulator output to be disabled by an external logic con-
trol signal.
Output Voltage Setting
In general:
However, due to the relatively low open loop gain of the
system, gain errors will occur as the output voltage and
loop-gain is changed. This is shown in the performance
curves. A 100nA pull-up current from FB to VDD forces
VOUT to GND in the event that FB is floating.
NMOS Power FETs and Drive Circuitry
The EL7562C integrates low on-resistance (60m )
NMOS FETs to achieve high efficiency at 2A. In order
to use an NMOS switch for the high-side drive it is nec-
essary to drive the gate voltage above the source voltage
(LX). This is accomplished by bootstrapping the VHI
pin above the LX voltage with an external capacitor
CVHI and internal switch and diode. When the low-side
switch is turned on and the LX voltage is close to GND
potential, capacitor CVHI is charged through internal
switch to VDRV, typically 5V. At the beginning of the
next cycle the high-side switch turns on and the LX pins
begin to rise from GND to VIN potential. As the LX pin
rises the positive plate of capacitor CVHI follows and
eventually reaches a value of VDRV+VIN, typically
10V, for VDRV=VIN=5V. This voltage is then level
shifted and used to drive the gate of the high-side FET,
via the VHI pin. A value of 0.1µF for CVHI is
recommended.
Reference
A 1.5% temperature compensated bandgap reference is
integrated in the EL7562C. The external VREF capaci-
tor acts as the dominant pole of the amplifier and can be
increased in size to maximize transient noise rejection.
A value of 0.1µF is recommended.
V
OUT
=
0.975V
1
+
R
------
R
2
1
8
Oscillator
The system clock is generated by an internal relaxation
oscillator with a maximum duty-cycle of approximately
95%. Operating frequency can be adjusted through the
COSC pin or can be driven by an external source. If the
oscillator is driven by an external source care must be
taken in selecting the ramp amplitude. Since CSLOPE
value is derived from the COSC ramp, changes to COSC
ramp will change the CSLOPE compensation ramp
which determine the open-loop gain of the system.
When external synchronization is required, always
choose C
least 20% lower than that of sync source to accommo-
date component and temperature variations. Figure 1
shows a typical connection.
Thermal Shut-down
An internal temperature sensor continuously monitors
die temperature. In the event that die temperature
exceeds the thermal trip-point, the system is in fault state
and will be shut down. The upper and low trip-points are
set to 135°C and 115°C respectively.
Oscillator
External
Figure 1. Oscillator Synchronization
OSC
such that the free-running frequency is at
100pF
BAT54S
1
2
3
6
7
8
EL7562C
16
15
14
11
10
9

Related parts for EL7562C