M30622MA-XXXFP RENESAS [Renesas Technology Corp], M30622MA-XXXFP Datasheet - Page 159

no-image

M30622MA-XXXFP

Manufacturer Part Number
M30622MA-XXXFP
Description
16-BIT SINGLE-CHIP MICROCOMPUTER M16C FAMILY
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
UART2 Special Mode Register
144
Figure 1.19.28. Some other functions added
Some other functions added are explained here. Figure 1.19.28 shows their workings.
Bit 4 of the UART2 special mode register is used as the bus collision detect sampling clock select bit. The
bus collision detect interrupt occurs when the RxD
mity is detected in synchronization with the rising edge of the transfer clock signal if the bit is set to “0”. If
this bit is set to “1”, the nonconformity is detected at the timing of the overflow of timer A0 rather than at
the rising edge of the transfer clock.
Bit 5 of the UART2 special mode register is used as the auto clear function select bit of transmit enable
bit. Setting this bit to “1” automatically resets the transmit enable bit to “0” when “1” is set in the bus
collision detect interrupt request bit (nonconformity).
Bit 6 of the UART2 special mode register is used as the transmit start condition select bit. Setting this bit
to “1” starts the TxD transmission in synchronization with the falling edge of the RxD terminal.
1. Bus collision detect sampling clock select bit (Bit 4 of the UART2 special mode register)
2. Auto clear function select bit of transmt enable bit (Bit 5 of the UART2 special mode register)
3. Transmit start condition select bit (Bit 6 of the UART2 special mode register)
CLK
TxD/RxD
Timer A0
With "1: falling edge of RxD
0: In normal state
CLK
TxD/RxD
Bus collision
detect interrupt
request bit
Transmit
enable bit
TxD
CLK
RxD
CLK
TxD
Enabling transmission
0: Rising edges of the transfer clock
2
" selected
2
level and TxD
2
level do not match, but the nonconfor-
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
1: Timer A0 overflow
Mitsubishi microcomputers
M16C / 62 Group

Related parts for M30622MA-XXXFP