X5043 XICOR [Xicor Inc.], X5043 Datasheet - Page 2

no-image

X5043

Manufacturer Part Number
X5043
Description
CPU Supervisor with 4K SPI EEPROM
Manufacturer
XICOR [Xicor Inc.]
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X5043
Manufacturer:
INTERSIL
Quantity:
1 099
Part Number:
X5043
Manufacturer:
XILINX
0
Part Number:
X5043
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X5043G
Manufacturer:
XICOM
Quantity:
20 000
Part Number:
X5043M8IZ
Manufacturer:
Intersil
Quantity:
80
Part Number:
X5043M8IZ-2.7A
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
X5043M8IZ-2.7A
Quantity:
5 400
Part Number:
X5043P
Quantity:
2 722
Part Number:
X5043P
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X5043P-2.7
Manufacturer:
Intersil
Quantity:
7 950
Part Number:
X5043P-4.5A
Manufacturer:
NS
Quantity:
5 928
Part Number:
X5043PI
Manufacturer:
Intersil
Quantity:
18 250
Part Number:
X5043PI-2.7
Manufacturer:
Intersil
Quantity:
20 000
Part Number:
X5043PI-2.7
Manufacturer:
INTERSIL
Quantity:
20 000
Company:
Part Number:
X5043PI-2.7
Quantity:
1 050
Company:
Part Number:
X5043PIZ
Quantity:
540
X5043/X5045
The memory portion of the device is a CMOS Serial
EEPROM array with Xicor’s block lock protection. The
array is internally organized as x 8. The device features
a Serial Peripheral Interface (SPI) and software proto-
col allowing operation on a simple four-wire bus.
The device utilizes Xicor’s proprietary Direct Write
cell, providing a minimum endurance of 1,000,000
cycles and a minimum data retention of 100 years.
PIN CONFIGURATION
PIN DESCRIPTIONS
Serial Output (SO)
SO is a push/pull serial data output pin. During a read
cycle, data is shifted out on this pin. Data is clocked out
by the falling edge of the serial clock.
Serial Input (SI)
SI is the serial data input pin. All opcodes, byte
addresses, and data to be written to the memory are
input on this pin. Data is latched by the rising edge of
the serial clock.
Serial Clock (SCK)
The Serial Clock controls the serial bus timing for data
input and output. Opcodes, addresses, or data present
on the SI pin is latched on the rising edge of the clock
input, while data on the SO pin changes after the fall-
ing edge of the clock input.
REV 1.1.2 5/29/01
CS/WDI
V
V
WP
WP
NC
SO
SO
NC
NC
SS
CS
SS
8-Lead SOIC/PDIP/MSOP
1
2
3
4
14-Lead TSSOP
1
2
3
4
5
6
7
X5043/45
X5043/45
14
13
12
11
10
8
7
6
5
9
8
V
RESET/RESET
V
RESET/RESET
NC
SCK
SI
NC
NC
SCK
SI
CC
CC
www.xicor.com
Chip Select (CS)
When CS is high, the X5043/45 is deselected and the
SO output pin is at high impedance and, unless an
internal write operation is underway, the X5043/45 will
be in the standby power mode. CS low enables the
X5043/45, placing it in the active power mode. It should
be noted that after power-up, a high to low transition on
CS is required prior to the start of any operation.
Write Protect (WP)
When WP is low, nonvolatile writes to the X5043/45 are
disabled, but the part otherwise functions normally.
When WP is held high, all functions, including non vol-
atile writes operate normally. WP going low while CS is
still low will interrupt a write to the X5043/45. If the
internal write cycle has already been initiated, WP
going low will have no affect on a write.
Reset (RESET, RESET)
X5043/45, RESET/RESET is an active low/HIGH,
open drain output which goes active whenever V
falls below the minimum V
active until V
level for 200ms. RESET/RESET also goes active if the
Watchdog timer is enabled and CS remains either high
or low longer than the Watchdog time out period. A fall-
ing edge of CS will reset the watchdog timer.
PIN NAMES
RESET/RESET
Symbol
SCK
V
V
WP
CS
SO
SI
CC
SS
CC
rises above the minimum V
Characteristics subject to change without notice.
CC
Write Protect Input
Serial Clock Input
Chip Select Input
sense level. It will remain
Supply Voltage
Serial Output
Reset Output
Description
Serial Input
Ground
CC
sense
2 of 20
CC

Related parts for X5043