ISPL1048E-100LQ LATTICE [Lattice Semiconductor], ISPL1048E-100LQ Datasheet - Page 6

no-image

ISPL1048E-100LQ

Manufacturer Part Number
ISPL1048E-100LQ
Description
High-Density Programmable Logic
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet
1. Unless noted otherwise, all parameters use a GRP load of 4 GLBs, 20 PTXOR path, ORP and Y0 clock.
2. Refer to Timing Model in this data sheet for further details.
3. Standard 16-bit counter using GRP feedback.
4. Reference Switching Test Conditions section.
External Timing Parameters
PARAMETER
t
f
f
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
pd2
max (Int.)
max (Ext.)
max (Tog.)
su1
co1
h1
su2
co2
h2
r1
rw1
ptoeen
ptoedis
goeen
goedis
wh
wl
su3
h3
pd1
COND.
TEST
C
C
A
A
A
A
B
B
A
4
10 GLB Reg. Clock to Output Delay
11 GLB Reg. Hold Time after Clock
12 Ext. Reset Pin to Output Delay
13 Ext. Reset Pulse Duration
14 Input to Output Enable
15 Input to Output Disable
16 Global OE Output Enable
17 Global OE Output Disable
18 External Synchronous Clock Pulse Duration, High
19 External Synchronous Clock Pulse Duration, Low
20
21
#
2
3
4
5
6
7
8
9
1
2
Data Propagation Delay, Worst Case Path
Clock Frequency with Internal Feedback
Clock Frequency with External Feedback
Clock Frequency, Max. Toggle
GLB Reg. Setup Time before Clock,4 PT Bypass
GLB Reg. Clock to Output Delay, ORP Bypass
GLB Reg. Hold Time after Clock, 4 PT Bypass
GLB Reg. Setup Time before Clock
Data Propagation Delay, 4PT Bypass, ORP Bypass
I/O Reg. Setup Time before Ext. Sync Clock (Y2, Y3)
I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3)
Over Recommended Operating Conditions
DESCRIPTION
(
twh + twl
6
1
1
)
3
Specifications ispLSI 1048E
(
tsu2 + tco1
1
)
100.0
MIN. MAX.
70.0
56.0
11.0
10.0
9.0
0.0
0.0
5.0
5.0
4.0
0.0
-70
18.5
15.0
18.0
18.0
12.0
12.0
15.0
7.0
9.0
MIN. MAX.
50.0
42.0
77.0
12.0
14.5
13.0
0.0
0.0
6.5
6.5
6.5
0.0
-50
Table 2-0030B/1048E
24.5
12.0
20.5
24.0
24.0
16.0
16.0
20.0
9.5
UNITS
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ISPL1048E-100LQ