24C01C MicrochipTechnology, 24C01C Datasheet - Page 7

no-image

24C01C

Manufacturer Part Number
24C01C
Description
1K5.0VI2CSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24C01C
Manufacturer:
CISCO
Quantity:
112
Part Number:
24C01C-E/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24C01C-I/P
Manufacturer:
MCP
Quantity:
2 360
Part Number:
24C01C-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24C01C/P
Manufacturer:
MCP
Quantity:
2 263
Part Number:
24C01C/P
Manufacturer:
MICROCHI
Quantity:
20 000
Part Number:
24C01C/SN
Manufacturer:
MCP
Quantity:
3 100
Part Number:
24C01C/SN
Manufacturer:
MICROCHI
Quantity:
1 000
Part Number:
24C01C/SN
Manufacturer:
Microchi
Quantity:
1 885
Part Number:
24C01C/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24C01C1
Manufacturer:
ST
0
Part Number:
24C01C6
Manufacturer:
ST
0
Part Number:
24C01CB1
Manufacturer:
ST
0
Part Number:
24C01CT-E/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
6.0
6.1
Following the start signal from the master, the device
code(4 bits), the chip select bits (3 bits), and the R/W
bit which is a logic low is placed onto the bus by the
master transmitter. The device will acknowledge this
control byte during the ninth clock pulse. The next byte
transmitted by the master is the word address and will
be written into the address pointer of the 24C01C. After
receiving another acknowledge signal from the
24C01C the master device will transmit the data word
to be written into the addressed memory location. The
24C01C acknowledges again and the master gener-
ates a stop condition. This initiates the internal write
cycle, and during this time the 24C01C will not generate
acknowledge signals (Figure 6-1).
FIGURE 6-1:
FIGURE 6-2:
SDA LINE
BUS ACTIVITY
MASTER
BUS ACTIVITY
SDA LINE
1997 Microchip Technology Inc.
BUS ACTIVITY
MASTER
BUS ACTIVITY
WRITE OPERATIONS
Byte Write
S
S
T
A
R
T
BYTE WRITE
PAGE WRITE
S
T
A
R
T
S
CONTROL
BYTE
CONTROL
BYTE
A
C
K
ADDRESS (n)
WORD
A
C
K
Preliminary
A
C
K
ADDRESS
WORD
DATA n
6.2
The write control byte, word address and the first data
byte are transmitted to the 24C01C in the same way as
in a byte write. But instead of generating a stop condi-
tion, the master transmits up to 15 additional data bytes
to the 24C01C which are temporarily stored in the on-
chip page buffer and will be written into the memory
after the master has transmitted a stop condition. After
the receipt of each word, the four lower order address
pointer bits are internally incremented by one. The
higher order four bits of the word address remains con-
stant. If the master should transmit more than 16 bytes
prior to generating the stop condition, the address
counter will roll over and the previously received data
will be overwritten. As with the byte write operation,
once the stop condition is received an internal write
cycle will begin (Figure 6-2).
Page Write
A
C
K
A
C
K
DATA n +1
DATA
A
C
K
24C01C
DATA n + 15
DS21201A-page 7
A
C
K
P
S
T
O
P
A
C
K
S
T
O
P
P

Related parts for 24C01C