93AA46 Microchip Technology, 93AA46 Datasheet - Page 5

no-image

93AA46

Manufacturer Part Number
93AA46
Description
1K/2K/4K 1.8V Microwire Serial EEPROM
Manufacturer
Microchip Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
93AA46-I/SN
Manufacturer:
MCP
Quantity:
270
Part Number:
93AA46-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
93AA46/P
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
93AA46/SN
Manufacturer:
MCP
Quantity:
1 200
Part Number:
93AA46/SN
Manufacturer:
NEC
Quantity:
1 526
Part Number:
93AA46A-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
93AA46AT-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
93AA46AT-I/ST
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
93AA46B-I/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
2.8
The ERAL instruction will erase the entire memory
array to the logical “1” state. The ERAL cycle is identical
to the ERASE cycle except for the different opcode. The
ERAL cycle is completely self-timed and commences at
the falling edge of the CS. Clocking of the CLK pin is not
necessary after the device has entered the self clocking
mode. The ERAL instruction is guaranteed at 5V
10%.
The DO pin indicates the READY/BUSY status of the
device if CS is brought high after a minimum of 250 ns
low (T
The ERAL cycle takes (8 ms typical).
FIGURE 2-1:
FIGURE 2-2:
1996 Microchip Technology Inc.
Tri-State is a registered trademark of National Semiconductor Incorporated.
CLK
DO
(PROGRAM)
CS
DI
CSL
(READ)
Erase All (ERAL)
) and before the entire write cycle is complete.
CLK
DO
DO
CS
DI
V
V
V
V
V
V
V
V
V
V
OH
OL
OH
OL
TRI-STATE
SYNCHRONOUS DATA TIMING
READ TIMING
TRI-STATE™
IH
IH
IH
IL
IL
IL
1
T
T
1
DIS
SV
T
0
CSS
• A
n
• • •
T
A0
CKH
T
T
PD
DIH
0
Dx
• • •
2.9
The WRAL instruction will write the entire memory array
with the data specified in the command. The WRAL
cycle is completely self-timed and commences at the
falling edge of the CS. Clocking of the CLK pin is not
necessary after the device has entered the self clocking
mode. The WRAL command does include an auto-
matic ERAL cycle for the device. Therefore, the WRAL
instruction does not require an ERAL instruction but the
chip must be in the EWEN status. The WRAL instruc-
tion is guaranteed at 5V
The DO pin indicates the READY/BUSY status of the
device if CS is brought high after a minimum of 250 ns
low (T
The WRAL cycle takes 16 ms typical.
STATUS VALID
T
D0
CKL
CSL
Write All (WRAL)
Dx*
).
• • •
93AA46/56/66
D0
T
10%.
PD
Dx*
• • •
DS20067G-page 5
D0
T
T
T
T
CSH
CZ
CZ
CSL

Related parts for 93AA46