MC74AC573DTR2 ON Semiconductor, MC74AC573DTR2 Datasheet - Page 2

no-image

MC74AC573DTR2

Manufacturer Part Number
MC74AC573DTR2
Description
IC LATCH OCTAL 20-TSSOP
Manufacturer
ON Semiconductor
Series
74ACr
Datasheet

Specifications of MC74AC573DTR2

Logic Type
D-Type Transparent Latch
Circuit
8:8
Output Type
Tri-State
Voltage - Supply
2 V ~ 6 V
Independent Circuits
1
Delay Time - Propagation
2.5ns
Current - Output High, Low
24mA, 24mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC74AC573DTR2G
Manufacturer:
ON/安森美
Quantity:
20 000
TRUTH TABLE
H = HIGH Voltage Level
L = LOW Voltage Level
Z = High Impedance
X = Immaterial
O
0
LE
OE
= Previous O
OE
H
L
L
L
D
0
D
0
before LOW−to−HIGH Transition of Clock
LE
Inputs
LE
Q
H
H
X
L
O
D
0
1
NOTE:
D
LE
Q
D
That this diagram is provided only for the understanding of logic
operations and should not be used to estimate propagation delays.
H
L
X
X
n
O
D
1
2
D
MC74AC573, MC74ACT573
LE
Q
Outputs
Figure 3. Logic Diagram
O
O
H
O
L
Z
D
n
0
2
http://onsemi.com
3
D
LE
Q
2
O
D
Functional Description
latches with 3−state output buffers. When the Latch Enable
(LE) input is HIGH, data on the D
In this condition the latches are transparent, i.e., a latch
output will change state each time its D input changes. When
LE is LOW the latches store the information that was present
on the D inputs a setup time preceding the HIGH−to−LOW
transition of LE. The 3−state buffers are controlled by the
Output Enable (OE) input. When OE is LOW, the buffers are
enabled. When OE is HIGH the buffers are in the high
impedance mode but this does not interfere with entering
new data into the latches.
3
4
The MC74AC573/74ACT574 contains eight D−type
D
LE
Q
O
D
4
5
D
LE
Q
O
D
5
6
D
LE
n
Q
inputs enters the latches.
O
D
7
6
D
LE
Q
O
7

Related parts for MC74AC573DTR2