GS8321V18E GSI [GSI Technology], GS8321V18E Datasheet - Page 25

no-image

GS8321V18E

Manufacturer Part Number
GS8321V18E
Description
2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
Manufacturer
GSI [GSI Technology]
Datasheet
JTAG Port Recommended Operating Conditions and DC Characteristics
JTAG Port AC Test Conditions
Notes:
1.
2.
Rev: 1.03 4/2005
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Notes:
1.
2.
3.
4.
5.
6.
7.
8.
9.
Include scope and jig capacitance.
Test conditions as as shown unless otherwise noted.
Input Under/overshoot voltage must be –2 V > Vi < V
V
0 V ≤ V
Output Disable, V
The TDO output driver is served by the V
I
I
I
I
OHJ
OLJ
OHJC
OHJC
ILJ
Output reference level
Input reference level
= + 4 mA
= –4 mA
≤ V
= –100 uA
= +100 uA
Input high level
Input slew rate
Input low level
Parameter
IN
IN
TMS, TCK and TDI Input Leakage Current
TMS, TCK and TDI Input Leakage Current
≤ V
≤ V
1.8 V Test Port Input High Voltage
1.8 V Test Port Input Low Voltage
ILJn
TDO Output Leakage Current
Test Port Output High Voltage
Test Port Output Low Voltage
DDn
Test Port Output CMOS High
Test Port Output CMOS Low
OUT
= 0 to V
Parameter
DDn
DDQ
Conditions
V
supply.
DD
V
V
1 V/ns
0.2 V
DDQ
DDQ
– 0.2 V
/2
/2
DDn
25/31
+2 V not to exceed 3.6 V maximum, with a pulse width not to exceed 20% tTKC.
Symbol
V
V
V
I
V
V
I
V
I
INHJ
OHJC
INLJ
OLJC
OLJ
OHJ
OLJ
IHJ
ILJ
GS8321V18/32/36E-250/225/200/166/150/133
V
DDQ
DQ
0.6 * V
Min.
–300
–0.3
– 100 mV
1.7
–1
–1
DD
* Distributed Test Jig Capacitance
JTAG Port AC Test Load
0.3 * V
V
V
100 mV
Max.
DD
DDQ
100
0.4
1
1
+0.3
/2
DD
50Ω
© 2003, GSI Technology
Unit Notes
uA
uA
uA
V
V
V
V
V
V
30pF
*
5, 6
5, 7
5, 8
5, 9
1
1
2
3
4

Related parts for GS8321V18E