932S421BFLF IDT [Integrated Device Technology], 932S421BFLF Datasheet - Page 20

no-image

932S421BFLF

Manufacturer Part Number
932S421BFLF
Description
PCIe Gen2 and QPI Clock for Intel-Based Servers
Manufacturer
IDT [Integrated Device Technology]
Datasheet
PD De-assertion
IDT
Comments
Power-up w/ TEST_SEL = 1 to enter test mode
Cycle power to disable test mode
FS_C./TEST_SEL -->3-level latched input
If power-up w/ V>2.0V (-0.3V) then use TEST_SEL
If power-up w/ V<2.0V (-0.3V) then use FS_C
FS_B/TEST_MODE -->low Vth input
TEST_MODE is a real time input
If TEST_SEL HW pin is 0 during power-up,
test mode can be invoked through B6b6.
If test mode is invoked by B6b6, only B6b7
is used to select HI-Z or REF/N
FS_B/TEST_Mode pin is not used.
Cycle power to disable test mode, one shot control
B6b6: 1= ENTER TEST MODE, Default = 0 (NORMAL OPERATION)
B6b7: 1= REF/N, Default = 0 (HI-Z)
Test Clarification Table
ICS932S421B
PCIe Gen2 and QPI Clock for Intel-Based Servers
TM
PCIe Gen2 and QPI Clock for Intel-Based Servers
CPU#, 133MHz
SRC# 100MHz
REF, 14.31818
CPU, 133MHz
SRC, 100MHz
USB, 48MHz
PCI, 33MHz
PD
<1.8mS
Tstable
<300µS, >200mV
Tdrive_PwrDwn#
FS_C/TEST
HW PIN
_SEL
0
1
1
1
1
0
0
20
HW
FS_B/TEST
HW PIN
_MODE
X
X
X
0
0
1
1
ENTRY
TEST
B6b6
BIT
X
X
X
X
0
1
1
SW
REF/N or
B6b7
HI-Z
X
0
1
0
1
0
1
NORMAL
OUTPUT
REF/N
REF/N
REF/N
REF/N
HI-Z
HI-Z
1340G—01/26/10

Related parts for 932S421BFLF