EDD2508AKTA-6B-E ELPIDA [Elpida Memory], EDD2508AKTA-6B-E Datasheet - Page 9

no-image

EDD2508AKTA-6B-E

Manufacturer Part Number
EDD2508AKTA-6B-E
Description
256M bits DDR SDRAM
Manufacturer
ELPIDA [Elpida Memory]
Datasheet
Timing Parameter Measured in Clock Cycle
tCK
Parameter
Write to pre-charge command delay (same bank)
Read to pre-charge command delay (same bank)
Write to read command delay (to input all data)
Burst stop command to write command delay
(CL = 2)
(CL = 2.5)
Burst stop command to DQ High-Z
(CL = 2)
(CL = 2.5)
Read command to write command delay
(to output all data)
(CL = 2)
(CL = 2.5)
Pre-charge command to High-Z
(CL = 2)
(CL = 2.5)
Write command to data in latency
Write recovery
DM to data in latency
Mode register set command cycle time
Self refresh exit to non-read command
Self refresh exit to read command
Power down entry
Power down exit to command input
Preliminary Data Sheet E0511E10 (Ver. 1.0)
Symbol
tWPD
tRPD
tWRD
tBSTW
tBSTW
tBSTZ
tBSTZ
tRWD
tRWD
tHZP
tHZP
tWCD
tWR
tDMD
tMRD
tSNR
tSRD
tPDEN
tPDEX
9
Number of clock cycle
6ns
min.
4 + BL/2
BL/2
2 + BL/2
3
2.5
3 + BL/2
2.5
1
3
0
2
12
200
1
1
max.
2.5
2.5
1
0
1
EDD2508AKTA-E
Unit
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK
tCK

Related parts for EDD2508AKTA-6B-E