W27E020-70 WINBOND [Winbond], W27E020-70 Datasheet - Page 2

no-image

W27E020-70

Manufacturer Part Number
W27E020-70
Description
256K X 8 ELECTRICALLY ERASABLE EPROM
Manufacturer
WINBOND [Winbond]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W27E020-70
Quantity:
8 800
Part Number:
W27E020-70
Quantity:
8 800
Part Number:
W27E020-70
Quantity:
5 380
Part Number:
W27E020-70Z
Manufacturer:
WINBOND
Quantity:
5 380
Part Number:
W27E020-70Z
Manufacturer:
WINBOND
Quantity:
5 380
FUNCTIONAL DESCRIPTION
Read Mode
Like conventional UVEPROMs, the W27E020 has two control functions, both of which produce data
at the outputs.
When addresses are stable, the address access time (T
(T
are met.
Erase Mode
The erase operation is the only way to change data from "0" to "1." Unlike conventional UVEPROMs,
which use ultraviolet light to erase the contents of the entire chip (a procedure that requires up to half
an hour), the W27E020 uses electrical erasure. Generally, the chip can be erased within 100 mS by
using an EPROM writer with a special erase algorithm.
Erase mode is entered when V
but higher than GND), OE = V
other address pins equal V
operation.
Erase Verify Mode
After an erase operation, all of the bytes in the chip must be verified to check whether they have been
successfully erased to "1" or not. The erase verify mode automatically ensures a substantial erase
margin. This mode will be entered after the erase operation if V
V
Program Mode
Programming is performed exactly as it is in conventional UVEPROMs, and programming is the only
way to change cell data from "1" to "0." The program mode is entered when V
(12V), V
input pins equal the desired inputs. Pulsing PGM low starts the programming operation.
Program Verify Mode
All of the bytes in the chip must be verified to check whether they have been successfully
programmed with the desired data or not. Hence, after each byte is programmed, a program verify
operation should be performed. The program verify mode automatically ensures a substantial
program margin. This mode will be entered after the program operation if V
Erase/Program Inhibit
Erase or program inhibit mode allows parallel erasing or programming of multiple chips with different
data. When CE = V
CE is for power control and chip select. OE controls the output buffer to gate data to the output pins.
CE, the W27E020 may have common inputs.
OE = V
IL,
CE
PGM = V
), and data are available at the outputs T
IL,
CC
and PGM = V
= V
IH.
CP
(5V), CE = V
IH
, erasing or programming of non-target chips is inhibited, so that except for the
IH
.
IL
IH
PP
and data input pins equal V
IL
(2V or above but lower than V
, OE = V
is raised to V
IH
, the address pins equal the desired addresses, and the
OE
PE
- 2 -
after the falling edge of OE, if T
(14V), V
ACC
CC
) is equal to the delay from CE to output
IH
= V
Preliminary W27E020
. Pulsing PGM low starts the erase
CC
PP
CE
), A9 = V
= V
(5V), CE = V
PE
(14V), CE = V
PP
ID
(14V), A0 = V
= V
ACC
PP
PP
IL
is raised to V
(12V), CE = V
, (0.8V or below
and T
IL
, and OE =
CE
IL,
timings
and all
PP
IL,

Related parts for W27E020-70