K4D551638D SAMSUNG [Samsung semiconductor], K4D551638D Datasheet - Page 9

no-image

K4D551638D

Manufacturer Part Number
K4D551638D
Description
256Mbit GDDR SDRAM
Manufacturer
SAMSUNG [Samsung semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4D551638D-TC36
Manufacturer:
SAMSUNG
Quantity:
4 000
Part Number:
K4D551638D-TC40
Manufacturer:
SAMSUNG
Quantity:
4 300
Part Number:
K4D551638D-TC40
Manufacturer:
SAMSUNG
Quantity:
4 300
Part Number:
K4D551638D-TC40
Manufacturer:
SAMSUNG
Quantity:
4 390
Part Number:
K4D551638D-TC40
Manufacturer:
SUMSANG10
Quantity:
77
Company:
Part Number:
K4D551638D-TC40
Quantity:
10
Company:
Part Number:
K4D551638D-TC40
Quantity:
10
Part Number:
K4D551638D-TC60
Manufacturer:
SAMSUNG
Quantity:
1 000
K4D551638D-TC
RFU
EXTENDED MODE REGISTER SET(EMRS)
BA
strength. The default value of the extended mode register is not defined, therefore the extened mode register
must be written after power up for enabling or disabling DLL. The extended mode register is written by assert-
ing low on CS, RAS, CAS, WE and high on BA0(The DDR SDRAM should be in all bank precharge with CKE
already high prior to writing into the extended mode register). The state of address pins A0, A2 ~ A5, A7 ~ A12
and BA1 in the same cycle as CS, RAS, CAS and WE going low are written in the extended mode register. A1
and A6 are used for setting driver strength to normal, weak or matched impedance. Two clock cycles are
required to complete the write operation in the extended mode register. The mode register contents can be
changed using the same command and clock cycle requirements during operation as long as all banks are in
the idle state. A0 is used for DLL enable or disable. "High" on BA0 is used for EMRS. All the other address
pins except A0,A1,A6 and BA0 must be set to low for proper EMRS operation. Refer to the table for specific
codes.
The extended mode register stores the data for enabling or disabling DLL and selecting output driver
1
*1 : RFU(Reserved for future use) should stay "0" during EMRS cycle.
BA
0
1
BA
0
1
0
EMRS
A
MRS
A
n
12
~ A
0
A
11
A
10
RFU
A
A
0
9
6
1
A
A
1
8
A
Output Driver Impedence Control
7
D.I.C
A
- 9 -
6
Weak
A
5
A
4
RFU
A
3
256M GDDR SDRAM
A
2
D.I.C
A
A
1
0
1
0
Rev 1.8 (Oct. 2003)
DLL
A
DLL Enable
0
Disable
Enable
Address Bus
Extended
Mode Register

Related parts for K4D551638D