CAT24C64YI-GT3JN ON Semiconductor, CAT24C64YI-GT3JN Datasheet - Page 5

no-image

CAT24C64YI-GT3JN

Manufacturer Part Number
CAT24C64YI-GT3JN
Description
EEPROM 64KB I2C SER EEPROM
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT24C64YI-GT3JN

Rohs
yes
Memory Size
64 KB
Organization
8192 x 8
Data Retention
100 yr
Maximum Clock Frequency
1000 KHz
Maximum Operating Current
1 mA
Operating Supply Voltage
1.7 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TSSOP-8
WRITE OPERATIONS
Byte Write
condition on the bus and then broadcasts a Slave address
with the R/W bit set to ‘0’. The Master then sends two
address bytes and a data byte and concludes the session by
creating a STOP condition on the bus. The Slave responds
with ACK after every byte sent by the Master (Figure 6). The
STOP starts the internal Write cycle, and while this
operation is in progress (t
and the Slave does not acknowledge the Master (Figure 7).
Page Write
by sending more than one data byte to the Slave before
issuing the STOP condition (Figure 8). Up to 32 (Note 10)
distinct data bytes can be loaded into the internal Page Write
Buffer starting at the address provided by the Master. The
page address is latched, and as long as the Master keeps
sending data, the internal byte address is incremented up to
the end of page, where it then wraps around (within the
page). New data can therefore replace data loaded earlier.
Following the STOP, data loaded during the Page Write
session will be written to memory in a single internal Write
cycle (t
To write data to memory, the Master creates a START
The Byte Write operation can be expanded to Page Write,
FROM TRANSMITTER
SDA OUT
FROM RECEIVER
SDA IN
WR
SCL
DATA OUTPUT
DATA OUTPUT
).
SCL FROM
MASTER
t
SU:STA
START
WR
), the SDA output is tri-stated
t
BUS RELEASE DELAY (TRANSMITTER)
F
t
HD:STA
t
LOW
1
t
Figure 4. Acknowledge Timing
AA
t
HD:DAT
ACK DELAY (≤ t
t
HIGH
Figure 5. Bus Timing
http://onsemi.com
t
LOW
5
AA
Acknowledge Polling
Slave will not acknowledge the Master. This feature enables
the Master to immediately follow-up with a new Read or
Write request, rather than wait for the maximum specified
Write time (t
response from the Slave, the Master simply repeats the
request until the Slave responds with ACK.
Hardware Write Protection
protected against Write operations. If the WP pin is left
floating or is grounded, it has no impact on the Write
operation. The state of the WP pin is strobed on the last
falling edge of SCL immediately preceding the 1
(Figure 9). If the WP pin is HIGH during the strobe interval,
the Slave will not acknowledge the data byte and the Write
request will be rejected.
Delivery State
10. CAT24C64 Rev. D (Not Recommended for New Designs)
)
8
t
DH
As soon (and as long) as internal Write is in progress, the
With the WP pin held HIGH, the entire memory is
The CAT24C64 is shipped erased, i.e., all bytes are FFh.
has 64−Byte Page Write Buffer.
t
SU:DAT
t
R
WR
9
ACK SETUP (≥ t
) to elapse. Upon receiving a NoACK
BUS RELEASE DELAY (RECEIVER)
SU:DAT
t
t
BUF
SU:STO
)
st
data byte

Related parts for CAT24C64YI-GT3JN