M24128-DFMN6TP STMicroelectronics, M24128-DFMN6TP Datasheet - Page 14

no-image

M24128-DFMN6TP

Manufacturer Part Number
M24128-DFMN6TP
Description
EEPROM 128-Kbit I2C EEProm 1MHz 1.7V to 5.5V
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24128-DFMN6TP

Rohs
yes
Instructions
5
5.1
14/41
Instructions
Write operations
Following a Start condition the bus master sends a device select code with the R/W bit (RW)
reset to 0. The device acknowledges this, as shown in
bytes. The device responds to each address byte with an acknowledge bit, and then waits
for the data byte.
Table 3.
Table 4.
When the bus master generates a Stop condition immediately after a data byte Ack bit (in
the “10
cycle t
Write cycle.
After the Stop condition and the successful completion of an internal Write cycle (t
device internal address counter is automatically incremented to point to the next byte after
the last modified byte.
During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does
not respond to any requests.
If the Write Control input (WC) is driven High, the Write instruction is not executed and the
accompanying data bytes are not acknowledged, as shown in
A15
A7
W
th
is triggered. A Stop condition at any other time slot does not trigger the internal
bit” time slot), either at the end of a Byte Write or a Page Write, the internal Write
Most significant address byte
Least significant address byte
A14
A6
A13
A5
Doc ID 16892 Rev 22
A12
A4
M24128-BW M24128-BR M24128-BF M24128-DF
A11
A3
Figure
A10
7, and waits for two address
A2
Figure
8.
A9
A1
W
), the
A0
A8

Related parts for M24128-DFMN6TP