LFE2-6E-6T144C Lattice, LFE2-6E-6T144C Datasheet - Page 39
LFE2-6E-6T144C
Manufacturer Part Number
LFE2-6E-6T144C
Description
FPGA - Field Programmable Gate Array 6K LUTs 90 I/O DSP 1.2V -6
Manufacturer
Lattice
Datasheet
1.LFE2-70E-7F900C.pdf
(104 pages)
Specifications of LFE2-6E-6T144C
Number Of I/os
90
Maximum Operating Frequency
357 MHz
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
TQFP-144
Minimum Operating Temperature
0 C
Factory Pack Quantity
300
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LFE2-6E-6T144C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
- Current page: 39 of 104
- Download datasheet (2Mb)
Lattice Semiconductor
Figure 2-33. DQS Local Bus
Polarity Control Logic
In a typical DDR Memory interface design, the phase relationship between the incoming delayed DQS strobe and
the internal system clock (during the READ cycle) is unknown.
The LatticeECP2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and
hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is
used. This changes the edge on which the data is registered in the synchronizing registers in the input register
block. This requires evaluation at the start of each READ cycle for the correct clock polarity.
Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device
drives DQS low at the start of the preamble state. A dedicated circuit detects this transition. This signal is used to
control the polarity of the clock to the synchronizing registers.
*DQSXFERDEL shifts ECLK1 by 90% and is not associated with a particular PIO.
DQSXFER
DQS
DQS
DCNTL[6:0]
ECLK1
DQSXFER
DCNTL[6:0]
CLK1
GSR
DQS
CEI
2-36
Polarity Control
DQSXFERDEL*
To DDR
Register Block
Register Block
PIO
PIO
Reg.
DQSDEL
Logic
Output
Input
To Sync
Reg.
Calibration bus
from DLL
LatticeECP2 Family Data Sheet
Buffer
Buffer
sysIO
sysIO
DI
DI
Strobe
Datain
DDR
DQS
PAD
PAD
Architecture
Related parts for LFE2-6E-6T144C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 6K LUTs 190 I/O DSP 1.2V -6
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC, LATTICEECP2 FPGA, 420MHZ, TQFP-144
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 6K LUTs 90 I/O DSP 1.2V -6 I
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 6K LUTs 190 I/O DSP 1.2V -5
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 6K LUTs 190 I/O DSP 1.2V -7
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 6K LUTs 90 I/O DSP 1.2V -5
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 6000 Cells 90nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 6000 Cells 90nm (CMOS) Technology 1.2V 144-Pin TQFP
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
IC FPGA 6KLUTS 90I/O 144-TQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 6KLUTS 90I/O 144-TQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 6KLUTS 190I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 6KLUTS 190I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 6KLUTS 190I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 6KLUTS 190I/O 256-BGA
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 6K LUTs 90 I/O DSP 1.2V -5 I
Manufacturer:
Lattice
Datasheet: