LS110GXS-2CF269C Lattice, LS110GXS-2CF269C Datasheet - Page 22

no-image

LS110GXS-2CF269C

Manufacturer Part Number
LS110GXS-2CF269C
Description
LVDS Interface IC 10 Gbps PHY Physical Layer Transceiver, 1.3V
Manufacturer
Lattice
Type
LVCMOSr
Datasheet

Specifications of LS110GXS-2CF269C

Data Rate
10310 Mbps
Operating Supply Voltage
1.3 V, 2.5 V
Maximum Power Dissipation
1050 mW
Maximum Operating Temperature
+ 70 C
Package / Case
BGA-269
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Factory Pack Quantity
126
Supply Voltage - Max
1.37 V, 2.63 V
Supply Voltage - Min
1.23 V, 2.37 V
Input and Analog Pin Assignments and Descriptions
Lattice Semiconductor
TX_CK_LV_PA[0]
TX_CK_LV_PA[1]
TX_D_EN
TX_CK622_PA[1]
TX_CK622_PA[0]
PWDN_TXb
PWDN_RXb
RESET_RXb
CK622OUT_SEL
REF_CK_SEL
RX_LV_EN
TX_CP_ISET[1]
TX_CP_ISET[0]
TX_LV_PLLBPb
TX_CK_LV_SEL
BIST ENb
BIST LB SC[1]
TX_CP_ISE[0]
1. All LVCMOS/In pins have built-in pullup resistors.
2. REF_CK is the CDR reference clock when RX_REF_CK_Enb = 1.
Pin Name
LVDS TX clock adjustment for 622 MHz or 311 MHz mode.
10 Gbps CML TX enable.
CLK622 timing adjustment.
TX power down.
RX power down.
RX reset.
CK622 enable.
Ref CLK frequency selection.
LVDS output enable.
TX charge pump current setting.
LVDS PLL bypass. Inverting phase of 622M clock
TX_CK_LV_P/N is used to sample the input parallel data.
Sets TX_CK_LV_P/N frequency.
Enable built-in self test. Used for LVDS loopback.
Configures LVDS loopback
Pin Description
22
1
(Continued)
XPIO 110GXS Data Sheet
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
LVCMOS/In
Function
Flip-chip
R3, M5
D2, E3
Ball #
BGA
N16
G7
G9
C3
P2
N6
P5
R6
P6
P8
R9
E9
E5
J6

Related parts for LS110GXS-2CF269C