24AA64FT-I/MNY Microchip Technology, 24AA64FT-I/MNY Datasheet - Page 7

IC SRL EEPROM 8KX8 1.8V 8-TDFN

24AA64FT-I/MNY

Manufacturer Part Number
24AA64FT-I/MNY
Description
IC SRL EEPROM 8KX8 1.8V 8-TDFN
Manufacturer
Microchip Technology
Datasheets

Specifications of 24AA64FT-I/MNY

Memory Size
64K (8K x 8)
Package / Case
8-TDFN
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
100kHz, 400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.71 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Organization
8 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.1 MHz
Access Time
3500 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.7 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
1.8 V , 2.5 V , 3.3 V , 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
24AA64FT-I/MNYTR
5.0
A control byte is the first byte received following the
Start condition from the master device (Figure 5-1).
The control byte consists of a four-bit control code. For
the 24XX64F, this is set as ‘1010’ binary for read and
write operations. The next three bits of the control byte
are the Chip Select bits (A2, A1, A0). The Chip Select
bits allow the use of up to eight 24XX64F devices on
the same bus and are used to select which device is
accessed. The Chip Select bits in the control byte must
correspond to the logic levels on the corresponding A2,
A1 and A0 pins for the device to respond. These bits
are, in effect, the three Most Significant bits of the word
address.
For the SOT-23 package, the address pins are not
available. During device addressing, the A2, A1 and A0
Chip Select bits (Figure 5-2) should be set to ‘0’.
The last bit of the control byte defines the operation to
be performed. When set to a ‘1’, a read operation is
selected. When set to a ‘0’, a write operation is
selected. The next two bytes received define the
address of the first data byte (Figure 5-2). Because
only A12...A0 are used, the upper-three address bits
are “don’t care” bits. The upper-address bits are
transferred first, followed by the Less Significant bits.
Following the Start condition, the 24XX64F monitors
the SDA bus, checking the device-type identifier being
transmitted. Upon receiving a ‘1010’ code and appro-
priate device-select bits, the slave device outputs an
Acknowledge signal on the SDA line. Depending on the
state of the R/W bit, the 24XX64F will select a read or
write operation.
FIGURE 5-2:
© 2009 Microchip Technology Inc.
1
DEVICE ADDRESSING
Control
Code
0
1
Control Byte
0
A
2
ADDRESS SEQUENCE BIT ASSIGNMENTS
Select
Chip
bits
A
1
A
0 R/W
x
x
Address High Byte
x
12
A
11
A
FIGURE 5-1:
5.1
The Chip Select bits A2, A1 and A0 can be used to
expand the contiguous address space for up to 512K
bits by adding up to eight 24XX64F devices on the
same bus. In this case, software can use A0 of the con-
trol byte as address bit A13; A1 as address bit A14; and
A2 as address bit A15. It is not possible to sequentially
read across device boundaries.
The SOT-23 package does not support multiple device
addressing on the same bus.
10
A
Start Bit
A
9
S
24AA64F/24LC64F
A
8
Contiguous Addressing Across
Multiple Devices
1
Control Code
0
A
7
Slave Address
1
CONTROL BYTE FORMAT
Address Low Byte
0
Read/Write Bit
A2
Chip Select
Acknowledge Bit
Bits
A1
x = “don’t care” bit
DS22154A-page 7
A0
R/W
A
0
ACK

Related parts for 24AA64FT-I/MNY