IS61LV25616AL-10BLI ISSI, Integrated Silicon Solution Inc, IS61LV25616AL-10BLI Datasheet - Page 10

IC SRAM 4MBIT 10NS 48MBGA

IS61LV25616AL-10BLI

Manufacturer Part Number
IS61LV25616AL-10BLI
Description
IC SRAM 4MBIT 10NS 48MBGA
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS61LV25616AL-10BLI

Format - Memory
RAM
Memory Type
SRAM - Asynchronous
Memory Size
4M (256K x 16)
Speed
10ns
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-MBGA
Density
4Mb
Access Time (max)
10ns
Sync/async
Asynchronous
Architecture
Not Required
Clock Freq (max)
Not RequiredMHz
Operating Supply Voltage (typ)
3.3V
Address Bus
18b
Package Type
Mini BGA
Operating Temp Range
-40C to 85C
Number Of Ports
1
Supply Current
110mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
48
Word Size
16b
Number Of Words
256K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
706-1034

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS61LV25616AL-10BLI
Manufacturer:
TE
Quantity:
260
Part Number:
IS61LV25616AL-10BLI
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
Part Number:
IS61LV25616AL-10BLI
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS61LV25616AL-10BLI-TR
Manufacturer:
ISSI, Integrated Silicon Solution Inc
Quantity:
10 000
10
IS61LV25616AL
AC WAVEFORMS
WRITE CYCLE NO. 3
WRITE CYCLE NO. 4
Notes:
1. The internal Write time is defined by the overlap of CE = LOW, UB and/or LB = LOW, and WE = LOW. All signals must be in valid
2. Tested with OE HIGH for a minimum of 4 ns before WE = LOW to place the I/O in a HIGH-Z state.
3. WE may be held LOW across many address cycles and the LB, UB pins can be used to control the Write function.
states to initiate a Write, but any can be deasserted to terminate the Write. The
rising or falling edge of the signal that terminates the Write.
ADDRESS
ADDRESS
UB, LB
UB, LB
D
D
OUT
OUT
WE
D
WE
OE
D
CE
OE
CE
IN
IN
LOW
LOW
LOW
DATA UNDEFINED
(WE Controlled. OE is LOW During Write Cycle)
(LB, UB Controlled, Back-to-Back Write)
t
DATA UNDEFINED
SA
t
HZWE
ADDRESS 1
t
SD
t
t
SA
WORD 1
WC
t
PBW
HIGH-Z
Integrated Silicon Solution, Inc. — www.issi.com —
DATA
VALID
t
t
AW
HZWE
IN
VALID ADDRESS
t
t
PWE2
t
WC
t
PBW
t
HD
HA
t
HIGH-Z
SA
ADDRESS 2
t
t
SD
DATA
t
SD
(1,3)
WC
WORD 2
t
PBW
IN
DATA
VALID
VALID
t
SA
(1)
IN
,
t
t
HD
HA
t
LZWE
t
,
LZWE
t
t
SD
t
HA
HD
t
, and
HA
t
HD
UB_CEWR3.eps
UB_CEWR4.eps
timing is referenced to the
ISSI
1-800-379-4774
02/14/06
Rev. E
®

Related parts for IS61LV25616AL-10BLI