M24C64-WMN6TP STMicroelectronics, M24C64-WMN6TP Datasheet - Page 19

IC EEPROM 64KBIT 400KHZ 8SOIC

M24C64-WMN6TP

Manufacturer Part Number
M24C64-WMN6TP
Description
IC EEPROM 64KBIT 400KHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheets

Specifications of M24C64-WMN6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Density
64Kb
Interface Type
Serial (I2C)
Organization
8Kx8
Access Time (max)
900ns
Frequency (max)
400KHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
3.3/5V
Package Type
SOIC
Operating Temp Range
-40C to 85C
Supply Current
5mA
Operating Supply Voltage (min)
2.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Maximum Clock Frequency
0.4 MHz
Access Time
900 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
2 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V, 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8650-2
M24C64-WMN6TP
Q2040217A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C64-WMN6TP
Manufacturer:
STMicroelectronics
Quantity:
20 000
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
1 032
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
1 614
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
1 989
Part Number:
M24C64-WMN6TP
Manufacturer:
STM
Quantity:
2 000
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
2 394
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
220
Part Number:
M24C64-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C64-WMN6TP
0
Company:
Part Number:
M24C64-WMN6TP
Quantity:
2 500
Company:
Part Number:
M24C64-WMN6TP
Quantity:
505
M24C64-DF, M24C64-W, M24C64-R, M24C64-F
4.12
Figure 11. Write cycle polling flowchart using ACK
Minimizing system delays by polling on ACK
During the internal Write cycle, the device disconnects itself from the bus, and writes a copy
of the data from its internal latches to the memory cells. The maximum Write time (t
shown in
be used by the bus master.
The sequence, as shown in
1.
2.
3.
First byte of instruction
with RW = 0 already
decoded by the device
Initial condition: a Write cycle is in progress.
Step 1: the bus master issues a Start condition followed by a device select code (the
first byte of the new instruction).
Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and
the bus master goes back to Step 1. If the device has terminated the internal Write
cycle, it responds with an Ack, indicating that the device is ready to receive the second
part of the instruction (the first byte of this instruction having been sent during Step 1).
Table 16
, but the typical time is shorter. To make use of this, a polling sequence can
ReStart
Stop
NO
Figure
Doc ID 16891 Rev 23
NO
Start condition
Device select
addressing the
with RW = 0
in progress
operation is
Write cycle
Returned
11, is:
memory
ACK
Next
YES
Write operation
Write operation
Continue the
Data for the
YES
NO
and receive ACK
Send address
condition
Start
Random Read operation
Device select
Continue the
with RW = 1
YES
Device operation
AI01847d
w
) is
19/44

Related parts for M24C64-WMN6TP