M24128-BRDW6TP STMicroelectronics, M24128-BRDW6TP Datasheet - Page 13

IC EEPROM 128KBIT 400KHZ 8TSSOP

M24128-BRDW6TP

Manufacturer Part Number
M24128-BRDW6TP
Description
IC EEPROM 128KBIT 400KHZ 8TSSOP
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24128-BRDW6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
128K (16K x 8)
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8618-2
M24128-BRDW6TP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24128-BRDW6TP
Manufacturer:
ST
Quantity:
9 259
Part Number:
M24128-BRDW6TP
Manufacturer:
ST
0
Part Number:
M24128-BRDW6TP
Manufacturer:
ST
Quantity:
150
Part Number:
M24128-BRDW6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M24128-BRDW6TP
Quantity:
1 066
Company:
Part Number:
M24128-BRDW6TP
Quantity:
60 000
Company:
Part Number:
M24128-BRDW6TP
Quantity:
1 066
Company:
Part Number:
M24128-BRDW6TP
Quantity:
786
Part Number:
M24128-BRDW6TP/G
Manufacturer:
ST
0
Part Number:
M24128-BRDW6TP/J
Manufacturer:
ST
0
M24128-BW, M24128-BR, M24128-BF
4
4.1
4.2
4.3
4.4
Device operation
The device supports the I
data on to the bus is defined to be a transmitter, and any device that reads the data to be a
receiver. The device that controls the data transfer is known as the bus master, and the
other as the slave device. A data transfer can only be initiated by the bus master, which will
also provide the serial clock for synchronization. The device is always a slave in all
communications.
Start condition
Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in
the high state. A Start condition must precede any data transfer command. The device
continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock
(SCL) for a Start condition, and will not respond unless one is given.
Stop condition
Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable
and driven high. A Stop condition terminates communication between the device and the
bus master. A Read command that is followed by NoAck can be followed by a Stop condition
to force the device into the Standby mode. A Stop condition at the end of a Write command
triggers the internal Write cycle.
Acknowledge bit (ACK)
The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter,
whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits
of data. During the 9
acknowledge the receipt of the eight data bits.
Data Input
During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock
(SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge
of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock
(SCL) is driven low.
th
clock pulse period, the receiver pulls Serial Data (SDA) low to
2
C protocol. This is summarized in
Doc ID 16892 Rev 19
Figure
6. Any device that sends
Device operation
13/39

Related parts for M24128-BRDW6TP