24LC02B-I/SNG Microchip Technology, 24LC02B-I/SNG Datasheet - Page 12

no-image

24LC02B-I/SNG

Manufacturer Part Number
24LC02B-I/SNG
Description
IC EEPROM 2KBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 24LC02B-I/SNG

Memory Size
2K (256 x 8)
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Memory Configuration
256 X 8
Ic Interface Type
I2C
Clock Frequency
400kHz
Supply Voltage Range
2.5V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Package
8SOIC N
Interface Type
Serial-I2C
Density
2 Kb
Maximum Operating Frequency
0.4 MHz
Maximum Random Access Time
900 ns
Typical Operating Supply Voltage
3.3|5 V
Organization
256x8
Data Retention
200(Min) Year
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
24AAXX/24LCXX/24FCXX
5.5
Each receiving device, when addressed, is obliged to
generate an acknowledge after the reception of each
byte. The master device must generate an extra clock
pulse which is associated with this Acknowledge bit.
FIGURE 5-1:
FIGURE 5-2:
DS21930C-page 12
SDA
SCL
Note:
SCL
SDA
(A)
Acknowledge
During a write cycle, the 24XX will not
acknowledge commands.
Transmitter must release the SDA line at this point,
allowing the Receiver to pull the SDA line low to
acknowledge the previous eight bits of data.
Condition
Start
1
(B)
DATA TRANSFER SEQUENCE ON THE SERIAL BUS
ACKNOWLEDGE TIMING
2
Data from transmitter
3
4
Acknowledge
Address or
Valid
(D)
5
6
to Change
Allowed
7
Data
The device that acknowledges has to pull down the
SDA line during the acknowledge clock pulse in such a
way that the SDA line is stable low during the high
period of the acknowledge related clock pulse. Of
course, setup and hold times must be taken into
account. During reads, a master must signal an end-of-
data to the slave by not generating an Acknowledge bit
on the last byte that has been clocked out of the slave.
In this case, the slave (24XX) will leave the data line
high to enable the master to generate the Stop
condition (Figure 5-2).
Acknowledge
8
bit
9
(D)
1
Data from transmitter
Receiver must release the SDA line
at this point so the Transmitter can
continue sending data.
2
© 2007 Microchip Technology Inc.
3
Condition
Stop
(C)
(A)

Related parts for 24LC02B-I/SNG