24LC21A-I/SN Microchip Technology, 24LC21A-I/SN Datasheet - Page 6

no-image

24LC21A-I/SN

Manufacturer Part Number
24LC21A-I/SN
Description
IC EEPROM 1KBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 24LC21A-I/SN

Memory Size
1K (128 x 8)
Package / Case
8-SOIC (3.9mm Width)
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
100kHz, 400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Organization
128 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.4 MHz
Access Time
10 ms
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LC21A-I/SN
Manufacturer:
MIC
Quantity:
20 000
24LC21A
FIGURE 3-3:
DS21160G-page 6
Note 1: The base flowchart is copyright © 1993, 1994, 1995 Video Electronic Standard Association (VESA) from
DDC Circuit Powered
2: The dash box and text “The 24LC21A and... inside dash box.” are added by Microchip Technology Inc.
3: Vsync signal is normally used to derive a signal for VCLK pin on the 24LC21A.
Display Power-on
from +5 volts
VESA’s Display Data Channel (DDC) Standard Proposal ver. 2p rev. 0, used by permission of VESA.
or
No
No
No
DISPLAY OPERATION PER DDC STANDARD PROPOSED BY VESA
No
Send EDID continuously
using Vsync as clock
Reset Vsync counter = 0
Switch to DDC2™ mode.
Increment VCLK counter
Set Vsync counter = 0
Stop sending EDID.
Switch back to DDC1™
Communication
transition on SCL
or start timer
transition state
Counter=128 or
(if appropriate)
transition on
DDC2 address
timer expired?
High-to-Low
SCL, SDA or
VCLK lines?
Display has
Yes
Change on
High-Low
Is Vsync
present?
optional
received?
is idle
SCL?
mode.
VCLK
cycle?
Valid
?
?
Yes
Yes
Yes
Yes
Yes
No
Yes
No
No
No
Yes
Reset counter or timer
The 24LC21A was designed to
comply to the portion of flowchart inside dash box
specification to determine
idle. Display waiting for
DDC2 communication
See Access.bus
correct procedure.
Valid Access.bus
address byte.
Access.bus
transition on
High-to-Low
received?
Is display
capable?
address
address?
DDC2B
SCL?
Yes
Yes
Yes
No
TM
No
No
© 2008 Microchip Technology Inc.
Yes
No
Respond to DDC2B
Receive DDC2B
command
command
®

Related parts for 24LC21A-I/SN