24LC21T-I/SN Microchip Technology, 24LC21T-I/SN Datasheet - Page 6

no-image

24LC21T-I/SN

Manufacturer Part Number
24LC21T-I/SN
Description
IC EEPROM 1KBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheet

Specifications of 24LC21T-I/SN

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
1K (128 x 8)
Speed
100kHz, 400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LC21T-I/SN
Manufacturer:
TOSH
Quantity:
2 020
Part Number:
24LC21T-I/SN
Manufacturer:
MIC
Quantity:
2 030
Part Number:
24LC21T-I/SN
Manufacturer:
MIC
Quantity:
20 000
24LC21
3.1.4
The state of the data line represents valid data when,
after a Start condition, the data line is stable for the
duration of the high period of the clock signal.
The data on the line must be changed during the low
period of the clock signal. There is one clock pulse per
bit of data.
Each data transfer is initiated with a Start condition and
terminated with a Stop condition. The number of the
data bytes transferred between the Start and Stop
conditions is determined by the master device and is
theoretically unlimited, although only the last eight will
be stored when doing a write operation. When an
overwrite does occur, it will replace data in a first in first
out fashion.
FIGURE 3-3:
FIGURE 3-4:
DS21095J-page 6
SDA
SCL
SDA
SDA
OUT
SCL
IN
T
SU
:
DATA VALID (D)
T
STA
SU
:
STA
T
SP
BUS TIMING START/STOP
BUS TIMING DATA
T
AA
Start
T
F
T
HD
T
:
LOW
STA
T
HD
T
:
STA
HD
:
STA
T
HIGH
T
HD
:
DAT
T
AA
3.1.5
Each receiving device, when addressed, is obliged to
generate an acknowledge after the reception of each
byte. The master device must generate an extra clock
pulse which is associated with this Acknowledge bit.
The device that acknowledges has to pull down the
SDA line during the acknowledge clock pulse in such a
way that the SDA line is stable low during the high
period of the acknowledge related clock pulse.
course, setup and hold times must be taken into
account. A master must signal an end of data to the
slave by not generating an Acknowledge bit on the last
byte that has been clocked out of the slave. In this
case, the slave must leave the data line high to enable
the master to generate the Stop condition.
V
Note:
HYS
T
SU
:
DAT
ACKNOWLEDGE
The 24LC21 does not generate any
Acknowledge bits if an internal program-
ming cycle is in progress.
T
SU
T
SU
:
STO
:
STO
 2004 Microchip Technology Inc.
T
R
Stop
T
BUF
Of

Related parts for 24LC21T-I/SN