IS42S16320B-7TLI ISSI, Integrated Silicon Solution Inc, IS42S16320B-7TLI Datasheet - Page 25

no-image

IS42S16320B-7TLI

Manufacturer Part Number
IS42S16320B-7TLI
Description
IC SDRAM 512MBIT 143MHZ 54TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
SDRAMr
Datasheet

Specifications of IS42S16320B-7TLI

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
512M (32Mx16)
Speed
143MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
54-TSOP II
Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
6.5/5.4ns
Maximum Clock Rate
143MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
-40C to 85C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
130mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Industrial
Data Bus Width
16 bit
Maximum Clock Frequency
143 MHz
Access Time
6.5 ns, 5.4 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
130 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16320B-7TLI
Manufacturer:
ISSI
Quantity:
5 530
Part Number:
IS42S16320B-7TLI
Manufacturer:
ISSI
Quantity:
1 000
IS42S86400B, IS42/45S16320B
BURST LENGTH
Read and write accesses to the SDRAM are burst oriented,
with the burst length being programmable, as shown in
MODE REGISTER DEFINITION. The burst length deter-
mines the maximum number of column locations that can
be accessed for a given READ or WRITE command. Burst
lengths of 1, 2, 4 or 8 locations are available for both the
sequential and the interleaved burst types, and a full-page
burst is available for the sequential type. The full-page
burst is used in conjunction with the BURST TERMINATE
command to generate arbitrary burst lengths.
Reserved states should not be used, as unknown operation
or incompatibility with future versions may result.
When a READ or WRITE command is issued, a block of
columns equal to the burst length is effectively selected. All
accesses for that burst take place within this block, mean-
ing that the burst will wrap within the block if a boundary
BURST DEFINITION
Page
Integrated Silicon Solution, Inc. — www.issi.com
Rev. G
04/08/2011
Length
Burst
Full n = A0-A9 (x16)
(y)
2
4
8
n = A0-A9, A11 (x8)
(location 0-y)
A 2
0
0
0
0
1
1
1
1
Starting Column
Address
A 1
A 1
1
0
0
1
1
0
0
1
0
0
1
1
A 0
A 0
A 0
0
0
1
0
1
0
1
0
1
1
0
1
0
1
Type = Sequential
Cn, Cn + 1, Cn + 2
Cn + 3, Cn + 4...
2-3-4-5-6-7-0-1
3-4-5-6-7-0-1-2
0-1-2-3-4-5-6-7
1-2-3-4-5-6-7-0
4-5-6-7-0-1-2-3
5-6-7-0-1-2-3-4
6-7-0-1-2-3-4-5
7-0-1-2-3-4-5-6
…Cn - 1,
0-1-2-3
1-2-3-0
2-3-0-1
3-0-1-2
Cn…
0-1
1-0
Burst Type
Accesses within a given burst may be programmed to be
either sequential or interleaved; this is referred to as the
burst type and is selected via bit M3.
The ordering of accesses within a burst is determined by
is reached. The block is uniquely selected by A1-A9 (x16)
or A1-A9, A11 (x8) when the burst length is set to two; by
A2-A9 (x16) or A1-A9, A11 (x8) when the burst length is
set to four; and by A3-A9 (x16) or A1-A9, A11 (x8) when
the burst length is set to eight. The remaining (least sig-
nificant) address bit(s) is (are) used to select the starting
location within the block. Full-page bursts wrap within the
page if the boundary is reached.
the burst length, the burst type and the starting column
address, as shown in BURST DEFINITION table.
Order of Accesses Within a Burst
Type = Interleaved
1-0-3-2-5-4-7-6
0-1-2-3-4-5-6-7
2-3-0-1-6-7-4-5
3-2-1-0-7-6-5-4
4-5-6-7-0-1-2-3
5-4-7-6-1-0-3-2
6-7-4-5-2-3-0-1
7-6-5-4-3-2-1-0
Not Supported
0-1-2-3
1-0-3-2
2-3-0-1
3-2-1-0
0-1
1-0
25

Related parts for IS42S16320B-7TLI