M25P40-VMN6T NUMONYX, M25P40-VMN6T Datasheet - Page 13

no-image

M25P40-VMN6T

Manufacturer Part Number
M25P40-VMN6T
Description
IC FLASH 4MBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P40-VMN6T

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-1624-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P40-VMN6T
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TG
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TP
Manufacturer:
MICRON
Quantity:
19 000
Part Number:
M25P40-VMN6TP
Manufacturer:
ST
Quantity:
6
Part Number:
M25P40-VMN6TP
Manufacturer:
ST
Quantity:
1 000
Part Number:
M25P40-VMN6TP
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TP
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25P40-VMN6TP(V6)
Manufacturer:
ST
0
Part Number:
M25P40-VMN6TPB
Manufacturer:
MICRON
Quantity:
21 000
Part Number:
M25P40-VMN6TPB
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
M25P40-VMN6TPB
Manufacturer:
Numonyx
Quantity:
22 500
Part Number:
M25P40-VMN6TPB
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
M25P40-VMN6TPB
0
Company:
Part Number:
M25P40-VMN6TPB
Quantity:
12 500
M25P40
4.7
Table 2.
1. The device is ready to accept a Bulk Erase instruction if, and only if, all Block Protect (BP2, BP1, BP0) are
Hold Condition
The Hold (HOLD) signal is used to pause any serial communications with the device without
resetting the clocking sequence. However, taking this signal Low does not terminate any
Write Status Register, Program or Erase cycle that is currently in progress.
To enter the Hold condition, the device must be selected, with Chip Select (S) Low.
The Hold condition starts on the falling edge of the Hold (HOLD) signal, provided that this
coincides with Serial Clock (C) being Low (as shown in
The Hold condition ends on the rising edge of the Hold (HOLD) signal, provided that this
coincides with Serial Clock (C) being Low.
If the falling edge does not coincide with Serial Clock (C) being Low, the Hold condition
starts after Serial Clock (C) next goes Low. Similarly, if the rising edge does not coincide
with Serial Clock (C) being Low, the Hold condition ends after Serial Clock (C) next goes
Low. (This is shown in
During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data
Input (D) and Serial Clock (C) are Don’t Care.
Normally, the device is kept selected, with Chip Select (S) driven Low, for the whole duration
of the Hold condition. This is to ensure that the state of the internal logic remains unchanged
from the moment of entering the Hold condition.
If Chip Select (S) goes High while the device is in the Hold condition, this has the effect of
resetting the internal logic of the device. To restart communication with the device, it is
necessary to drive Hold (HOLD) High, and then to drive Chip Select (S) Low. This prevents
the device from going back to the Hold condition.
BP2
Status Register
Bit
0
0
0
0
1
1
1
1
0.
Content
BP1
Bit
0
0
1
1
0
0
1
1
Protected Area Sizes
BP0
Bit
0
1
0
1
0
1
0
1
none
Upper eighth (Sector 7)
Upper quarter (two sectors: 6 and 7) Lower three-quarters (six sectors: 0 to 5)
Upper half (four sectors: 4 to 7)
All sectors (eight sectors: 0 to 7)
All sectors (eight sectors: 0 to 7)
All sectors (eight sectors: 0 to 7)
All sectors (eight sectors: 0 to 7)
Figure
Protected Area
5).
Memory Content
All sectors
Lower seven-eighths (seven sectors: 0 to
6)
Lower half (four sectors: 0 to 3)
none
none
none
none
Figure
(1)
5).
Unprotected Area
(eight sectors: 0 to 7)
Operating features
13/51

Related parts for M25P40-VMN6T