M95040-WMN6T STMicroelectronics, M95040-WMN6T Datasheet - Page 21

IC EEPROM 4KBIT 10MHZ 8SOIC

M95040-WMN6T

Manufacturer Part Number
M95040-WMN6T
Description
IC EEPROM 4KBIT 10MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95040-WMN6T

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
4K (512 x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-1945-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95040-WMN6T
Manufacturer:
ST
0
Part Number:
M95040-WMN6T-Q
Manufacturer:
ST
0
Part Number:
M95040-WMN6T/KSR
Manufacturer:
ST
0
Part Number:
M95040-WMN6T/Q
Manufacturer:
ST
0
Part Number:
M95040-WMN6T/Q(WQ)
Manufacturer:
ST
0
Part Number:
M95040-WMN6TP
Manufacturer:
ST
Quantity:
310
Part Number:
M95040-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95040-WMN6TP
0
Company:
Part Number:
M95040-WMN6TP
Quantity:
10 000
Company:
Part Number:
M95040-WMN6TP
Quantity:
35 419
Company:
Part Number:
M95040-WMN6TP
Quantity:
79
Part Number:
M95040-WMN6TP/S
Manufacturer:
ST
Quantity:
20 000
M95040, M95020, M95010
6.5
Read from Memory Array (READ)
As shown in
low. The bits of the instruction byte and address byte are then shifted in, on Serial Data Input
(D). For the M95040, the most significant address bit, A8, is incorporated as bit b3 of the
instruction byte, as shown in
register, and the byte of data at that address is shifted out, on Serial Data Output (Q).
If Chip Select (S) continues to be driven low, an internal bit-pointer is automatically
incremented at each clock cycle, and the corresponding data bit is shifted out.
When the highest address is reached, the address counter rolls over to zero, allowing the
Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a
single READ instruction.
The Read cycle is terminated by driving Chip Select (S) high. The rising edge of the Chip
Select (S) signal can occur at any time during the cycle.
The first byte addressed can be any byte within any page.
The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.
Table 6.
Figure 11. Read from Memory Array (READ) sequence
1. Depending on the memory size, as shown in
Address Bits
S
C
D
Q
Device
Figure
Address range bits
0
1
11, to send this instruction to the device, Chip Select (S) is first driven
High Impedance
2
Instruction
3
A8
4
Table
5
Doc ID 6512 Rev 8
M95040
6
A8-A0
4. The address is loaded into an internal address
7
A7
Table
8
A6 A5 A4 A3 A2 A1 A0
9 10 11 12 13 14 15 16 17 18 19
6, the most significant address bits are Don’t Care.
Byte Address
M95020
A7-A0
7
6
5
Data Out
4
3
20 21 22
2
M95010
A6-A0
Instructions
1
0
AI01440E
21/43

Related parts for M95040-WMN6T