NCP1012AP100G ON Semiconductor, NCP1012AP100G Datasheet - Page 15

IC OFFLINE SWIT SMPS CM OVP 8DIP

NCP1012AP100G

Manufacturer Part Number
NCP1012AP100G
Description
IC OFFLINE SWIT SMPS CM OVP 8DIP
Manufacturer
ON Semiconductor
Datasheet

Specifications of NCP1012AP100G

Output Isolation
Isolated
Frequency Range
90 ~ 110kHz
Voltage - Input
8.5 ~ 10 V
Voltage - Output
700V
Power (watts)
19W
Operating Temperature
-40°C ~ 125°C
Package / Case
8-DIP (0.300", 7.62mm), 7 Leads
Duty Cycle (max)
72 %
Mounting Style
Through Hole
Switching Frequency
110 KHz
Operating Supply Voltage
- 0.3 V to + 10 V
Maximum Operating Temperature
+ 150 C
Synchronous Pin
No
Topology
Flyback
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
NCP1012AP100GOS

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NCP1012AP100G
Manufacturer:
ON Semiconductor
Quantity:
8
Part Number:
NCP1012AP100G
Manufacturer:
ON/安森美
Quantity:
20 000
Full Latching Shutdown
when an abnormal situation is detected (overtemperature
or overvoltage). This feature can easily be implemented
through two external transistors wired as a discrete SCR.
When the OVP level exceeds the Zener breakdown
current flowing through Rhold should be small enough to let
the V
is fired. The NPN base can also receive a signal from a
temperature sensor. Typical bipolars can be MMBT2222
and MMBT2907 for the discrete latch. The MMBT3946
features two bipolars NPN+PNP in the same package and
could also be used.
Power Dissipation and Heatsinking
current- -source (when active) and the MOSFET. Thus,
Ptot = P
surrounded by copper, it becomes possible to drop its
thermal resistance junction- -to- -ambient, R
to 75C/W and thus dissipate more power. The
Other applications require a full latching shutdown, e.g.
Rhold ensures that the SCR stays on when fired. The bias
The NCP101X welcomes two dissipating terms, the DSS
CC
ramp up (8.5 V) and down (7.5 V) when the SCR
DSS
Figure 25. A Possible PCB Arrangement to Reduce the Thermal Resistance Junction- -to- -Ambient
+ P
Figure 24. Two Bipolars Ensure a Total Latch- -Off of the SMPS in Presence of an OVP
MOSFET
OVP
. When the PDIP- -7 package is
10 k
10 k
θJA
Rhold
BAT54
12 k
http://onsemi.com
down
15
voltage, the NPN biases the PNP and fires the equivalent
SCR, permanently bringing down the FB pin. The
switching pulses are disabled until the user unplugs the
power supply.
maximum power the device can thus evacuate is:
1.0 W for an ambient of 50C. The losses inherent to the
MOSFET R
formula:
is the worse case peak current (at the lowest line input), d is
the converter operating duty- -cycle and R
MOSFET resistance for T
valid for Discontinuous Conduction Mode (DCM)
operation where the turn- -on losses are null (the primary
current is zero when you restart the MOSFET). Figure 25
gives a possible layout to help drop the thermal resistance.
When measured on a 35 mm (1 oz) copper thickness PCB,
we obtained a thermal resistance of 75C/W.
Pmax =
+
CV
cc
1
2
3
4
T Jmax − Tambmax
Pmos = 1
DSon
R θJA
can be evaluated using the following
3
· Ip 2 · d · R DSon
8
7
5
J
= 100C. This formula is only
Drain
(eq. 12)
which gives around
(eq. 13)
DSon
, where Ip
, the

Related parts for NCP1012AP100G