ADP3624ARDZ Analog Devices Inc, ADP3624ARDZ Datasheet - Page 14

IC DRIVER DUAL 4A NONINV 8SOIC

ADP3624ARDZ

Manufacturer Part Number
ADP3624ARDZ
Description
IC DRIVER DUAL 4A NONINV 8SOIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADP3624ARDZ

Configuration
Low-Side
Input Type
Non-Inverting
Delay Time
14ns
Current - Peak
4A
Number Of Configurations
2
Number Of Outputs
2
Voltage - Supply
4.5 V ~ 18 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width) Exposed Pad, 8-eSOIC. 8-HSOIC
Device Type
MOSFET
Module Configuration
Low Side
Peak Output Current
4A
Output Resistance
80kohm
Input Delay
14ns
Output Delay
22ns
Supply Voltage Range
4.5V To 18V
Driver Case Style
SOIC
No.
RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
High Side Voltage - Max (bootstrap)
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADP3624ARDZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADP3623/ADP3624/ADP3625/ADP3633/ADP3634/ADP3635
THERMAL CONSIDERATIONS
When designing a power MOSFET gate drive, the maximum
power dissipation in the driver must be considered to avoid
exceeding maximum junction temperature.
Data on package thermal resistance is provided in Table 2 to
help the designer in this task.
There are several equally important aspects that must be
considered.
All of these factors influence and limit the maximum allowable
power dissipated in the driver.
The gate of a power MOSFET has a nonlinear capacitance
characteristic. For this reason, although the input capacitance
is usually reported in the MOSFET data sheet as C
useful to calculate power losses.
The total gate charge necessary to turn on a power MOSFET
device is usually reported on the device data sheet under Q
This parameter varies from a few nanocoulombs (nC) to several
hundreds of nC, and is specified at a specific V
or 4.5 V).
The power necessary to charge and then discharge the gate of a
power MOSFET can be calculated as:
where:
V
Q
f
The power dissipated for each gate (P
lied by the number of drivers (in this case, 1 or 2) being used
in each package, and it represents the total power dissipated in
charging and discharging the gates of the power MOSFETs.
Not all of this power is dissipated in the gate driver because part
of it is actually dissipated in the external gate resistor, R
larger the external gate resistor is, the smaller the amount of
power that is dissipated in the gate driver.
In modern switching power applications, the value of the gate
resistor is kept at a minimum to increase switching speed and
minimize switching losses.
SW
GS
G
is the total gate charge.
is the maximum switching frequency.
is the bias voltage powering the driver (VDD).
Gate charge of the power MOSFET being driven
Bias voltage value used to power the driver
Maximum switching frequency of operation
Value of external gate resistance
Maximum ambient (and PCB) temperature
Type of package
P
GATE
= V
GS
× Q
G
× f
SW
GATE
) still needs to be multip-
GS
value (10 V
ISS
, it is not
G
. The
G
.
Rev. A | Page 14 of 16
In all practical applications where the external resistor is in the
order of a few ohms, the contribution of the external resistor
can be neglected, and the extra loss is assumed in the driver,
providing a good guard band to the power loss calculations.
In addition to the gate charge losses, there are also dc bias
losses, due to the bias current of the driver. This current is
present regardless of the switching.
The total estimated loss is the sum of P
where n is the number of gates driven.
When the total power loss is calculated, the temperature
increase can be calculated as
Design Example
For example, consider driving two IRFS4310Z MOSFETs with a
V
ADP3624 in the SOIC_N_EP package.
The maximum PCB temperature considered for this design is 85°C.
From the MOSFET data sheet, the total gate charge is Q
From the MOSFET data sheet, the SOIC_N_EP thermal
resistance is 59°C/W.
This estimated junction temperature does not factor in the
power dissipated in the external gate resistor and, therefore,
provides a certain guard band.
If a lower junction temperature is required by the design,
the MINI_SO_EP package can be used, which provides a
thermal resistance of 43°C/W, so that the maximum junction
temperature is
Other options to reduce power dissipation in the driver include
reducing the value of the V
quency, and choosing a power MOSFET with smaller gate charge.
DD
of 12 V at a switching frequency of 300 kHz, using an
P
P
ΔT
P
P
P
ΔT
T
ΔT
T
DC
LOSS
GATE
DC
LOSS
J
J
= T
= T
J
J
J
= V
= 12 V × 1.2 mA = 14.4 mW
= P
= 878.4 mW × 59°C/W = 51.8°C
= 878.4 mW × 43°C/W = 37.7°C
= P
= 14.4 mW + (2 × 432 mW) = 878.4 mW
= 12 V × 120 nC × 300 kHz = 432 mW
A
A
LOSS
DD
+ ΔT
+ ΔT
DC
× I
+ (n × P
× θ
J
J
DD
= 136.8°C ≤ T
= 122.7°C ≤ T
JA
GATE
DD
)
bias voltage, reducing switching fre-
JMAX
JMAX
DC
and P
GATE
.
G
= 120 nC.

Related parts for ADP3624ARDZ