IR3840MTRPBF International Rectifier, IR3840MTRPBF Datasheet
IR3840MTRPBF
Specifications of IR3840MTRPBF
Available stocks
Related parts for IR3840MTRPBF
IR3840MTRPBF Summary of contents
Page 1
SupIRBuck TM INTEGRATED 12A SYNCHRONOUS BUCK REGULATOR Features • Greater than 96% Maximum Efficiency • Wide Input Voltage Range 1.5V to 16V • Wide Output Voltage Range 0.7V to 0.9*Vin • Continuous 12A Load Capability • Integrated Bootstrap-diode • High ...
Page 2
... PACKAGE INFORMATION 5mm x 6mm POWER QFN Enable ORDERING INFORMATION PACKAGE DESIGNATOR M M 06/18/ Boot Gnd Seq FB COMP Gnd Rt SS OCSet PACKAGE PIN COUNT DESCRIPTION IR3840MTRPbF 15 IR3840MTR1PbF 15 IR3840MPbF and - PGnd θ θ PCB - ...
Page 3
Block Diagram Fig. 2. Simplified block diagram of the IR3840 06/18/09 IR3840MPbF 3 ...
Page 4
Pin Description Pin Name Sequence pin. Use two external resistors to set Simultaneous Power up 1 Seq sequencing. If this pin is not used connect to Vcc. Inverting input to the error amplifier. This pin is connected directly to the ...
Page 5
Recommended Operating Conditions Symbol Definition V Input Voltage in V Supply Voltage cc Boot to SW Supply Voltage V Output Voltage o I Output Current o Fs Switching Frequency T Junction Temperature j Electrical Specifications Unless otherwise specified, these specification ...
Page 6
Electrical Specifications (continued) Unless otherwise specified, these specification apply over 4.5V< V Typical values are specified Parameter Symbol Oscillator Rt Voltage Frequency F Rt=59K S Rt=28.7K Rt=9.31K, Note4 Ramp Amplitude Vramp Note4 Ramp Offset Ramp ...
Page 7
Electrical Specifications (continued) Unless otherwise specified, these specification apply over 4.5V< V Typical values are specified Parameter SYM Thermal Shutdown Thermal Shutdown Note4 Hysteresis Note4 Power Good Power Good upper VPG+ Fb Rising Threshold Delay ...
Page 8
TYPICAL OPERATING CHARACTERISTICS (-40 Icc(Stan db y) 240.0 220.0 200.0 180.0 -40 - 701.0 700.5 700.0 699.5 699.0 698.5 698.0 697.5 697.0 696.5 696.0 -40 -20 0 ...
Page 9
Typical Efficiency and Power Loss Curves Vin=12V, Vcc=5V, Io=1A-12A, F The table below shows the inductors used for each of the output voltages in the efficiency measurement. Vout (V) Vout (V) L (uH) L (uH 1.2 1.2 1.5 ...
Page 10
Typical Efficiency and Power Loss Curves Vin=5V, Vcc=5V, Io=1A-12A, Fs=600kHz, Room Temperature, No Air Flow For all the output voltages, L=0.3uH (DCR=0.29 mΩ, P/N: 59PR9874N 1.0 2.0 3.0 4.0 0.7Vout ...
Page 11
Circuit Description THEORY OF OPERATION Introduction The IR3840 uses a PWM voltage mode control scheme with external compensation to provide good noise immunity and maximum flexibility in selecting inductor values and capacitor types. The switching frequency is programmable from 250kHz ...
Page 12
Figure 3c. shows the recommended startup sequence for sequenced operation of IR3840 with Enable used as logic input. Fig. 3c. Recommended startup sequence, Sequenced operation Pre-Bias Startup IR3840 is able to start up into pre-charged output, which prevents oscillation disturbances ...
Page 13
Operating Frequency The switching frequency can be programmed between 250kHz – 1500kHz by connecting an external resistor from R pin to Gnd. Table 1 t tabulates the oscillator frequency versus R Table 1. Switching Frequency and I External Resistor (R ...
Page 14
Thermal Shutdown Temperature sensing is provided inside IR3840. The trip threshold is typically set to 140 trip threshold is exceeded, thermal shutdown turns off both MOSFETs and discharges the soft start capacitor. Automatic restart is initiated when the sensed temperature ...
Page 15
TIMING DIAGRAM OF PGOOD FUNCTION Fig.9a IR3840 Non-Sequenced Operation (Seq=Vcc) Fig.9b IR3840 Sequencing Operation 06/18/09 IR3840MPbF 15 ...
Page 16
Minimum on time Considerations The minimum ON time is the shortest amount of time for which the Control FET may be reliably turned on, and this depends on the internal timing delays. For the IR3840, the typical minimum on-time is ...
Page 17
Application Information Design Example: The following example is a typical application for IR3840. The application circuit is shown on page 23 13.2V max 1 ≤ ...
Page 18
V across C6 remains approximately c unchanged and the voltage at the Boot pin becomes ≅ + − .......... .......... .......... Boot Fig. 12. Bootstrap circuit to generate Vc voltage A ...
Page 19
Output Capacitor Selection The voltage ripple and transient requirements determine the output capacitors type and values. The criteria is normally based on the value of the Effective Series Resistance (ESR). However the actual capacitance value and the Equivalent Series Inductance ...
Page 20
V Z OUT E REF Gain(dB) H( Fig. 14. Type II compensation network and its asymptotic gain plot The transfer function ( given by: e ...
Page 21
V OUT E REF Gain(dB) H( Fig.15. Type III Compensation network and its asymptotic gain plot ...
Page 22
Detailed calculation of compensation TypeIII o Θ = Desired Phase Margin 70 − Θ sin 17.63 kHz Θ sin 1 + Θ sin 567.1 kHz P ...
Page 23
... Panasonic- ECG 0603, 50V, X7R, 10% Panasonic - ECG Thick Film, 0603,1/10W,1% Rohm Thick Film, 0603,1/10W,1% Rohm Thick Film, 0603,1/10W,1% Panasonic - ECG 0603, 50V, X7R, 10% Panasonic - ECG SupIRBuck PQFN 5x6mm International Rectifier IR3840MPbF Vo C7 2.2nF R10 130 Co=6X22uF R9 2.49 K Part Number EEV-FK1E331P ECJ-3YX1C106K ...
Page 24
TYPICAL OPERATING WAVEFORMS Vin=12.0V, Vcc=5V, Vo=1.8V, Io=0-12A, Room Temperature, No Air Flow Fig. 17. Start up at 12A Load :Enable 4 Fig. 19. Start ...
Page 25
TYPICAL OPERATING WAVEFORMS Vin=12V, Vcc=5V, Vo=1.8V, Io=0-12A, Room Temperature, No Air Flow Fig. 23. Transient Response 12A step 06/18/ out 4 out IR3840MPbF 25 ...
Page 26
TYPICAL OPERATING WAVEFORMS Vin=12V, Vcc=5V, Vo=1.8V, Io=12A, Room Temperature, No Air Flow Fig. 24. Bode Plot at 12A load shows a bandwidth of 109 kHz and phase margin of 51 06/18/09 IR3840MPbF degrees 26 ...
Page 27
Layout Considerations The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results. Make all the connections for components in the top ...
Page 28
Feedback trace should be kept away form noise sources Fig. 25b. IRDC3840 demoboard layout considerations – Bottom Layer Analog Ground plane Single point connection between AGND & PGND, should be close to the SupIRBuck, kept away from noise sources. Fig. ...
Page 29
PCB Metal and Components Placement Lead lands (the 11 IC pins) width should be equal to nominal part lead width. The minimum lead to lead spacing should be ≥ 0.2mm to minimize shorting. Lead land length should be equal to ...
Page 30
Solder Resist It is recommended that the lead lands are Non Solder Mask Defined (NSMD). The solder resist should be pulled away from the metal lead lands by a minimum of 0.025mm to ensure NSMD pads. The land pad should ...
Page 31
Stencil Design • The Stencil apertures for the lead lands should be approximately 80% of the area of the lead lads. Reducing the amount of solder deposited will minimize the occurrences of lead shorts. If too much solder is deposited ...
Page 32
IR WORLD HEADQUARTERS: This product has been designed and qualified for the Consumer market 06/18/09 BOTTOM VIEW 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 Visit us at www.irf.com for sales contact information Data and specifications subject ...