KS8995MI Micrel Inc, KS8995MI Datasheet - Page 3

IC SWITCH 10/100 5PORT 128PQFP

KS8995MI

Manufacturer Part Number
KS8995MI
Description
IC SWITCH 10/100 5PORT 128PQFP
Manufacturer
Micrel Inc
Datasheets

Specifications of KS8995MI

Applications
*
Mounting Type
Surface Mount
Package / Case
128-MQFP, 128-PQFP
Number Of Primary Switch Ports
5
Internal Memory Buffer Size
64
Operating Supply Voltage (typ)
1.8/2.5/3.3V
Fiber Support
Yes
Integrated Led Drivers
Yes
Phy/transceiver Interface
MII/SNI
Power Supply Type
Analog/Digital
Package Type
PQFP
Data Rate (typ)
10/100Mbps
Vlan Support
Yes
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Pin Count
128
Mounting
Surface Mount
Jtag Support
No
Operating Supply Voltage (max)
1.9/2.6/3.6V
Operating Supply Voltage (min)
1.7/2.4/3V
Operating Temperature Classification
Industrial
Data Rate
100Mbps
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
576-1017 - BOARD EVAL EXPERIMENT KS8995M
Lead Free Status / RoHS Status
Not Compliant, Contains lead / RoHS non-compliant
Other names
576-1020

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KS8995MI
Manufacturer:
Micrel Inc
Quantity:
10 000
Revision History
June 2009
KS8995M
Revision Date
1.00
1.01
1.02
1.03
1.04
1.05
1.06
1.07
1.08
1.09
1.10
1.11
1.12
1.13
1.14
11/05/01
11/09/01
12/03/01
12/12/01
12/13/01
12/18/01
12/20/01
1/22/01
3/1/02
5/17/02
7/29/02
12/17/02
3/10/03
7/5/06
6/16/09
Summary of Changes
Created
Pinout Mux1/2, DVCC-IO 2.5/3.3V, feature list, register spec 11-09
Editorial changes, added new register and MIB descriptions. Added paragraph describing TOS registers.
Imported functional descriptions. Formatting.
Incorporate changes per engineering feedback as well as updating functional descriptions and adding
new timing information.
Changed Rev. and For. Modes to PHY and MAC modes respectively. Added MIIM clarification in “MII
Management Interface” section. Reformatted section sequence. Added hex register addresses. Added
advertisement ability descriptions.
Inserted switch forwarding flow charts.
Added new KS8995M block diagram, editorial changes, register descriptions changes and cross-
references from functional descriptions to register and strap in options.
Changed FXSD pins to inputs, added new descriptions to “Configuration Interfaces” section.
Edited pin descriptions.
Editorial changes in “Dynamic MAC Address table and “MIB Counters.” Updated figure 2 flowchart.
Updated table 2 for MAC mode connections. Separate static MAC bit assignments for read and write.
Edited read and write examples to MAC tables and MIB counters. Changed Table 3 KS8995M signals to
“S” suffix. Changed aging description in Register 2, bit 0. Changed “Port Registers” section and listed all
port register addresses. Changed port control 11 description for bits [7:5]. Changed MIB counter
descriptions.
Changed MII setting in “Pin Descriptions.” Changed pu/pd descriptions for SMRXD2. “Register 18,”
changed pu/pd description for forced flow control. “Illegal Frames. ” Edited large packet sizes back in.
“Elecrical Characteristics,” Added in typical supply current numbers for 100 BaseTX and 10 BaseTX
operation. “Register 18,” Added in note for illegal half-duplex, force flow control. “Pin Description,” Added
extra X1 clock input description. “Elecrical Characteristics,” Updated to chip only current numbers.
Added SPI Timing. Feature Highlights.
“Pin Description,” changed SMRXC and SMTXC to I/O. Input in MAC mode, output in PHY mode MII.
“Elecrical Characteristics,” modified current consumption to chip only numbers. “Half-Duplex Back
Pressure,” added description for no dropped packets in half-duplex mode. Added recommended
operating conditions. Added Idle mode current consumption in “Elecrical Characteristics,” added
“Selection of Isolation Transformers,” Added 3.01kΩ resistor instructions for ISET “Pin Description”
section. Changed Polarity of transmit pairs in “Pin Description.” Changed description for Register 2, bit 1,
in “Register Description” section. Added “Reset Timing” section.
“Register 3” changed 802.1x to 802.3x. “Register 6,” changed default column to disable flow control for
pull-down, and enable flow control for pull-up. “Register 29” and “Register 0” indicate loop back is at the
PHY. Added description to register 4 bit 2 to indicate that STPID packets from CPU to normal ports are
not allowed as 1522 byte tag packets. Fixed dynamic MAC address example errors in “Dynamic MAC
Address Table.” Changed definition of forced MDI, MDIX in section “Register 29,” “Register 30” and
“Register 0.” Added “Part Ordering Information.” Added Ambient operating temperature for KS8995MI
Changed pin 120 description to NC. Changed SPIQ pin description to Otri. Changed logo. Changed
contact information.
Add a note for VLAN table write, improve the timing diagram of MAC mode and PHY mode for MII
interface, change VDDIO support 3.3V only, update pin description for PCRS, PCOL, and so on.
Add ordering information for KSZ8995MI.
3
M9999-062309
Micrel, Inc.

Related parts for KS8995MI