PS12013-A Powerex Inc, PS12013-A Datasheet - Page 5

no-image

PS12013-A

Manufacturer Part Number
PS12013-A
Description
IC CONV AC-DC 3-PHASE 1200V 5A
Manufacturer
Powerex Inc
Datasheet

Specifications of PS12013-A

Voltage - Output
1200V
Number Of Outputs
1
Power (watts)
6000W
Applications
Commercial
Power Supply Type
Switching (Closed Frame)
Voltage - Input
900VAC
Mounting Type
Through Hole
1st Output
1200 VDC @ 5A
Size / Dimension
3.64" L x 3.17" W x 0.8" H (92.5mm x 80.5mm x 20.4mm)
Power (watts) - Rated
6000W
Operating Temperature
-20°C ~ 100°C
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PS12013-A
Manufacturer:
MITSUBISHI
Quantity:
45
Part Number:
PS12013-A
Manufacturer:
FAIRCHILD
Quantity:
726
Part Number:
PS12013-A
Manufacturer:
MITSUBISHI/三菱
Quantity:
20 000
Part Number:
PS12013-A
Quantity:
60
Fig. 4 OUTPUT CURRENT ANALOGUE SIGNALING
Fig. 6 INPUT INTERLOCK OPERATION TIMING CHART
Note : Input interlock protection circuit ; It is operated when the input signals for any upper-arm / lower-arm pair of a phase are simulta-
Fig. 7 TIMING CHART AND SHORT CIRCUIT PROTECTION OPERATION
Note : Shor t circuit protection operation. The protection operates with “F
neously in “LOW” level.
By this interlocking, both upper and lower IGBTs of this mal-triggered phase are cut off, and “F
interlock” operation the circuit is latched. The “F
whichever comes in later.
gate shutdown is given only to the IGBT that senses an overload (excluding the IGBT for the “Brake”).
LINEARITY
Input signal V
Input signal V
Gate signal V
(ASIPM internal)
Gate signal V
(ASIPM internal)
V
C
–400
5
4
3
2
1
0
min
Real load current peak value.(%)(I
–300
Input signal V
upper arm
Short circuit sensing signal V
max
Gate signal Vo of each phase
upper arm(ASIPM internal)
–200
CIN(p)
CIN(n)
o(p)
o(n)
Analogue output signal
of each phase upper arm
of each phase upper arm
–100
V
data hold range
of each phase upper arm
of each phase lower arm
C
(200%)
CIN
Error output F
0
Error output F
of each phase
V
C0
100
V
V
T
200
DH
DL
C
=
O1
c
=5V
=15V
V
=I
S
20
C
o
+(200%)
300
O1
~
100˚C
0V
0V
0V
0V
2)
400
0V
0V
0V
0V
0V
V
C
O
+
” is reset by the high-to-low going edge of either an upper-leg, or a lower-leg input,
Note ; Ringing happens around the point where the signal output
Fig. 5 OUTPUT CURRENT ANALOGUE SIGNALING
O
” flag and reset on a pulse-by-pulse scheme. The protection by
voltage changes state from “analogue” to “data hold” due
to test circuit arrangement and instrumentational trouble.
Therefore, the rate of change is measured at a 5 s delayed point.
“DATA HOLD” DEFINITION
0V
V
C
S
C
r
CH
delay time
=
V
CH
V
(5 s)
CH
(505 s)-V
V
500 s
CH
O
” signal is outputted. After an “input
(5 s)
CH
(5 s)
V
INSULATED TYPE
PS12013-A
FLAT-BASE TYPE
CH
(505 s)
Jan. 2000

Related parts for PS12013-A