DS50PCI402EVK/NOPB National Semiconductor, DS50PCI402EVK/NOPB Datasheet - Page 5

no-image

DS50PCI402EVK/NOPB

Manufacturer Part Number
DS50PCI402EVK/NOPB
Description
BOARD EVALUATION DS50PCI402
Manufacturer
National Semiconductor
Series
PowerWise®r
Datasheet

Specifications of DS50PCI402EVK/NOPB

Main Purpose
Interface, Transceiver, PCI Express
Embedded
No
Utilized Ic / Part
DS50PCI402
Primary Attributes
5 Gbps Quad Lane Bidirectional Buffer & Equalizer
Secondary Attributes
3.3V LVCMOS Input Tolerant for SMBus Interface
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
DS50PC1402EVK/NOPB
Pin Name
DEMA0, DEMA1
DEMB0, DEMB1
RATE
Control Pins — Both Modes (LVCMOS)
RXDETA,RXDETB
PRSNT
ENRXDET
TXIDLEA,TXIDLEB
Analog
SD_TH
Power
VDD
GND
Notes:
FLOAT = 3rd input state, don't drive pin. Pin is internally biased to mid level with 50 kΩ pull-up/pull-down. If high Z
output not available, drive input to VDD/2 to assert mid level state.
Internal pulldown = Internal 30 kΩ pull-down resistor to GND is present on the input.
LVCMOS inputs without the “Float” conditions must be driven to a logic Low or High at all times or operation is not
guaranteed.
Input edge rate for LVCMOS/FLOAT inputs must be faster than 50 ns from 10–90%.
Pin Number
49, 50
53, 54
21
22,23
52
26
24,25
27
9, 14,36, 41,
51
DAP
I/O, Type
I,FLOAT,
LVCMOS
I,FLOAT,
LVCMOS
I, LVCMOS w/
internal
pulldown
I, LVCMOS
I, LVCMOS w/
internal
pulldown
I, FLOAT,
LVCMOS
I, ANALOG
Power
Power
Pin Description
DEMA/B ,0/1 controls the level of de-emphasis of the A/B
sides as shown in . The DEMA/B pins are only active when
ENSMB is de-asserted (Low). Each of the 4 A/B channels
have the same level unless controlled by the SMBus control
registers. When ENSMB goes High the SMBus registers
provide independent control of each lane and the DEM pins
are converted to SMBUS AD0/AD1 and SCL/SDA inputs.
RATE control pin controls the pulse width of de-emphasis of
the output. A Low forces Gen1 (2.5Gbps), High forces Gen 2
(5Gbps), Open/Floating the rate is internally detected after
each exit from idle and the pulse width is set appropriately.
When ENSMBUS= 1 this pin is disabled and the RATE
function is controlled internally by the SMBUS registers. Refer
to .
The RXDET pins in combination with the ENRXDET pin
controls the receiver detect function. Depending on the input
level, a 50Ω or >50KΩ termination to the power rail is enabled.
Refer to .
Cable Present Detect input. High when a cable is not present
per PCIe Cabling Spec. 1.0. Puts part into low power mode.
When low (normal operation) part is enabled.
Enables pin control of receiver detect function. The default is
automatic RXDET using the internal pulldown. Pin must be
pulled high for manual RXDETA/B operation. Controls
individual A and B sides. Refer to .
Controls the electrical idle function on corresponding outputs
when enabled. H= electrical Idle, Float=autodetect (Idle on
input passed to output), L=Idle squelch disabled as shown in
Table
Threshold select pin for electrical idle detect threshold. Float
pin for default 130mV DIFF p-p, otherwise connect resistor
from SD_TH to GND to set threshold voltage as shown in
Table
Power supply pins CML/analog.
Ground pad (DAP - die attach pad).
5
5.
6.
www.national.com

Related parts for DS50PCI402EVK/NOPB