AD9512/PCB Analog Devices Inc, AD9512/PCB Datasheet - Page 41

no-image

AD9512/PCB

Manufacturer Part Number
AD9512/PCB
Description
BOARD EVAL CLOCK 5CHAN 48LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9512/PCB

Main Purpose
Timing, Clock Distribution
Utilized Ic / Part
AD9512
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / Rohs Status
Not Compliant
Reg.
Addr.
(Hex)
45
45
45
45
45
45
46 (47)
(48) (49)
4A
(4C)
(4E)
(50)
(52)
4A
(4C)
(4E)
(50)
(52)
4B
(4D)
(4F)
(51)
(53)
4B
(4D)
(4F)
(51)
(53)
4B
(4D)
(4F)
(51)
(53)
4B
(4D)
(4F)
(51)
(53)
Bit(s)
<0>
<1>
<2>
<4:3>
<5>
<7:6>
<7:0>
<3:0>
<7:4>
<3:0>
<4>
<5>
<6>
Name
CLK1 AND CLK2
Clock Select
CLK1 Power-Down
CLK2 Power-Down
All Clock Inputs Power-
Down
DIVIDERS
Divider High
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
Divider Low
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
Phase Offset
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
Start
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
Force
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
Nosync
OUT0
(OUT1)
(OUT2)
(OUT3)
(OUT4)
Description
0: CLK2 Drives Distribution Section.
1: CLK1 Drives Distribution Section (Default).
1 = CLK1 Input Is Powered Down (Default = 0b).
1 = CLK2 Input Is Powered Down (Default = 0b).
Not Used.
1 = Power-Down CLK1 and CLK2 Inputs and Associated Bias and Internal Clock Tree;
(Default = 0b).
Not Used.
Not Used.
Number of Clock Cycles Divider Output Stays High.
Number of Clock Cycles Divider Output Stays Low.
Phase Offset (Default = 0000b).
Selects Start High or Start Low.
(Default = 0b).
Forces Individual Outputs to the State Specified in Start (Above).
This Function Requires That Nosync (Below) Also Be Set (Default = 0b).
Ignore Chip-Level Sync Signal (Default = 0b).
Rev. A | Page 41 of 48
AD9512

Related parts for AD9512/PCB