LMK04000BEVALXO National Semiconductor, LMK04000BEVALXO Datasheet - Page 56

no-image

LMK04000BEVALXO

Manufacturer Part Number
LMK04000BEVALXO
Description
BOARD EVAL PREC CLOCK PLL XO
Manufacturer
National Semiconductor
Series
PowerWise®r

Specifications of LMK04000BEVALXO

Main Purpose
Timing, Clock Conditioner
Embedded
No
Utilized Ic / Part
LMK04000
Primary Attributes
122.88 MHz Crystal
Secondary Attributes
Integrated PLL & VCO
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
3) Confirm PLL2 operation/locking
Naturally, the output frequency of the above two items should be the same frequency.
7) If LD pin output is low, but the frequencies are the same, it is possible that excessive
1) Program PLL_MUX = “PLL 2 R Divider /2”
2) Confirm that LD pin output is half the expected phase detector frequency of PLL2.
3) Program PLL_MUX = “PLL 2 N Divider /2”
4) Confirm that LD pin output is half the expected phase detector frequency of PLL2.
5) Program PLL_MUX = “PLL2 DLD Active High”
6) Confirm the LD pin output is high.
7) Program PLL_MUX = “PLL1/2 DLD Active High”
8) Confirm the LD pin output is high.
leakage on Vtune pin is causing the digital lock detect to not activate. By default
PLL2 waits for the digital lock detect to go high before allowing PLL2 and the
integrated VCO to lock. Different VCXO models have different input leakage
specifications. High leakage, low PLL1 phase detector frequencies, and low PLL1
charge pump current settings can cause the PLL1 charge pump to operate longer than
the digital lock detect timeout which allows the device to lock, but prevents the
digital lock detect from activating.
iii.
iv.
ii.
i.
ii. If not, examine physical OSCin input.
ii. If not, examine PLL2 register N programming.
i. If not, examine PLL2 register R programming.
i. If not, confirm OSCin_FREQ is programmed to OSCin frequency.
L M K 0 4 0 X X - R E V 3
Redesign PLL1 loop filter with higher phase detector frequency
Redesign PLL1 loop filter with higher charge pump current
Isolate VCXO tuning input from PLL1 charge pump with an op amp.
Program RC_DLD1_Start = 0, this will allow PLL2 to starting lock even if
the digital lock detect on PLL1 is not high.
E V A L U A T I O N
56
B O A R D
O P E R A T I N G
I N S T R U C T I O N S

Related parts for LMK04000BEVALXO