EVAL-AD5764EBZ Analog Devices Inc, EVAL-AD5764EBZ Datasheet - Page 6

BOARD EVAL FOR AD5764

EVAL-AD5764EBZ

Manufacturer Part Number
EVAL-AD5764EBZ
Description
BOARD EVAL FOR AD5764
Manufacturer
Analog Devices Inc
Datasheets

Specifications of EVAL-AD5764EBZ

Number Of Dac's
4
Number Of Bits
16
Outputs And Type
4, Single Ended
Sampling Rate (per Second)
30M
Data Interface
Serial
Settling Time
8µs
Dac Type
Voltage
Voltage Supply Source
Dual ±
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD5764
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD5764
TIMING CHARACTERISTICS
AV
DV
Table 4.
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
1
2
3
4
5
6
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
Guaranteed by design and characterization; not production tested.
All input signals are specified with t
See Figure 2, Figure 3, and Figure 4.
Standalone mode only.
Measured with the load circuit of Figure 5.
Daisy-chain mode only.
4
5, 6
DD
CC
= 11.4 V to 16.5 V, AV
= 2.7 V to 5.25 V, R
1, 2, 3
LOAD
SS
Limit at T
33
13
13
13
13
90
2
5
1.7
480
10
500
10
10
2
25
13
2
170
= 10 kΩ, C
= −11.4 V to −16.5 V, AGNDx = DGND = REFGND = PGND = 0 V; REFAB = REFCD = 5 V;
R
= t
F
= 5 ns (10% to 90% of DV
MIN
L
, T
= 200 pF. All specifications T
MAX
CC
) and timed from a voltage level of 1.2 V.
Unit
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
μs min
ns min
ns min
ns max
μs max
ns min
μs max
ns max
ns min
μs max
ns min
Rev. D | Page 6 of 28
Description
SCLK cycle time
SCLK high time
SCLK low time
SYNC falling edge to SCLK falling edge setup time
24
Minimum SYNC high time
Data setup time
Data hold time
SYNC rising edge to LDAC falling edge (all DACs updated)
SYNC rising edge to LDAC falling edge (single DAC updated)
LDAC pulse width low
LDAC falling edge to DAC output response time
DAC output settling time
CLR pulse width low
CLR pulse activation time
SCLK rising edge to SDO valid
SYNC rising edge to SCLK falling edge
SYNC rising edge to DAC output response time (LDAC = 0)
LDAC falling edge to SYNC rising edge
MIN
th
SCLK falling edge to SYNC rising edge
to T
MAX
, unless otherwise noted.

Related parts for EVAL-AD5764EBZ