74aup1g332 NXP Semiconductors, 74aup1g332 Datasheet

no-image

74aup1g332

Manufacturer Part Number
74aup1g332
Description
Low-power 3-input Or Gate
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
74aup1g332GW
Manufacturer:
NXP/恩智浦
Quantity:
20 000
1. General description
2. Features
The 74AUP1G332 is a high-performance, low-power, low-voltage, Si-gate CMOS device,
superior to most advanced CMOS compatible TTL families.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
This device ensures a very low static and dynamic power consumption across the entire
V
This device is fully specified for partial power-down applications using I
The I
the device when it is powered down.
The 74AUP1G332 provides a single 3-input OR gate.
CC
74AUP1G332
Low-power 3-input OR gate
Rev. 01 — 13 November 2006
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
ESD protection:
Low static power consumption; I
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
I
Multiple package options
Specified from 40 C to +85 C and 40 C to +125 C
OFF
range from 0.8 V to 3.6 V.
OFF
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
HBM JESD22-A114-D Class 3A exceeds 4000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101-C exceeds 1000 V
circuitry provides partial Power-down mode operation
circuitry disables the output, preventing the damaging backflow current through
CC
range from 0.8 V to 3.6 V.
CC
= 0.9 A (maximum)
CC
Product data sheet
OFF
.

Related parts for 74aup1g332

74aup1g332 Summary of contents

Page 1

... Low-power 3-input OR gate Rev. 01 — 13 November 2006 1. General description The 74AUP1G332 is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire V ...

Page 2

... Type number Package Temperature range Name 74AUP1G332GW +125 C 74AUP1G332GM +125 C 74AUP1G332GF +125 C 4. Marking Table 2. Marking Type number 74AUP1G332GW 74AUP1G332GM 74AUP1G332GF 5. Functional diagram 001aad933 Fig 1. Logic symbol Fig 3. Logic diagram 74AUP1G332_1 Product data sheet Description SC-88 plastic surface-mounted package ...

Page 3

... 001aad931 Transparent top view Fig 5. Pin configuration SOT886 (XSON6 Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate 74AUP1G332 GND 001aad932 Transparent top view Fig 6. Pin configuration SOT891 (XSON6) ...

Page 4

... Active mode and Power-down mode +125 C amb derates linearly with 4.0 mW/K. tot derates linearly with 2.4 mW/K. tot Conditions Active mode Power-down mode 0 3 Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate Min Max 0.5 +4 [1] 0.5 +4 [1] 0.5 +4 ...

Page 5

... GND GND GND Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate Min Typ Max ...

Page 6

... GND Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate Min Typ Max ...

Page 7

... 3 0 GND GND. CC Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate Min Typ Max ...

Page 8

... [2] Figure Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate Figure +125 C [1] Typ Max Min ( 17 2.3 5.2 10.2 2.0 1.7 3.7 6.0 1.9 1.6 3.0 4.7 1.4 1.4 2.3 3.3 1 ...

Page 9

... where input V M GND t PHL output Table 9. Input 0 Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate +125 C [1] Typ Max Min Max ( ...

Page 10

... PULSE DUT GENERATOR [ open = for measuring propagation delays, setup and hold times and pulse width R L Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate V EXT 001aac521 of the pulse generator. o EXT , ...

Page 11

... scale 2.2 1.35 2.2 1.3 0.65 1.8 1.15 2.0 REFERENCES JEDEC JEITA SC-88 Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate detail 0.45 0.25 0.2 0.2 0.1 0.15 0.15 EUROPEAN PROJECTION SOT363 ISSUE DATE 04-11-08 06-03-16 © NXP B.V. 2006. All rights reserved. ...

Page 12

... Product data sheet scale 1.05 0.35 0.40 0.6 0.5 0.95 0.27 0.32 REFERENCES JEDEC JEITA MO-252 Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate 4 ( EUROPEAN PROJECTION SOT886 ISSUE DATE 04-07-15 04-07-22 © NXP B.V. 2006. All rights reserved ...

Page 13

... Product data sheet scale 1.05 0.35 0.40 0.55 0.35 0.95 0.27 0.32 REFERENCES JEDEC JEITA Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate SOT891 2 mm EUROPEAN ISSUE DATE PROJECTION 05-03-11 05-04-06 © NXP B.V. 2006. All rights reserved ...

Page 14

... TTL Transistor-Transistor Logic 15. Revision history Table 12. Revision history Document ID Release date 74AUP1G332_1 20061113 74AUP1G332_1 Product data sheet Data sheet status Change notice Product data sheet - Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate Supersedes - © NXP B.V. 2006. All rights reserved ...

Page 15

... Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. http://www.nxp.com salesaddresses@nxp.com Rev. 01 — 13 November 2006 74AUP1G332 Low-power 3-input OR gate © NXP B.V. 2006. All rights reserved ...

Page 16

... Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2006. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com All rights reserved. Date of release: 13 November 2006 Document identifier: 74AUP1G332_1 ...

Related keywords