74aup2g240 NXP Semiconductors, 74aup2g240 Datasheet

no-image

74aup2g240

Manufacturer Part Number
74aup2g240
Description
74aup2g240 Low-power Dual Inverting Buffer/line Driver; 3-state
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
74aup2g240GT
Manufacturer:
NXP
Quantity:
8 000
1. General description
2. Features
The 74AUP2G240 is a high-performance, low-power, low-voltage, Si-gate CMOS device,
superior to most advanced CMOS compatible TTL families.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
This device ensures a very low static and dynamic power consumption across the entire
V
This device is fully specified for partial Power-down applications using I
The I
the device when it is powered down.
The 74AUP2G240 provides the dual inverting buffer/line driver with 3-state output. The
3-state output is controlled by the output enable input (nOE). A high level at pin nOE
causes the output to assume a high-impedance OFF-state.
This device has the input-disable feature, which allows floating input signals. The inputs
are disabled when the output enable input nOE is high.
I
I
I
I
I
I
I
I
I
CC
74AUP2G240
Low-power dual inverting buffer/line driver; 3-state
Rev. 01 — 6 October 2006
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
ESD protection:
Low static power consumption; I
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
Input-disable feature allows floating input conditions
N
N
N
N
N
N
N
N
range from 0.8 V to 3.6 V.
OFF
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
HBM JESD22-A114-D Class 3A exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101-C exceeds 1000 V
circuitry disables the output, preventing the damaging backflow current through
CC
range from 0.8 V to 3.6 V.
CC
= 0.9 A (maximum)
CC
Product data sheet
OFF
.

Related parts for 74aup2g240

74aup2g240 Summary of contents

Page 1

... The I OFF the device when it is powered down. The 74AUP2G240 provides the dual inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input (nOE). A high level at pin nOE causes the output to assume a high-impedance OFF-state. This device has the input-disable feature, which allows floating input signals. The inputs are disabled when the output enable input nOE is high ...

Page 2

... Package Temperature range Name 74AUP2G240DC +125 C 74AUP2G240GT +125 C 74AUP2G240GM +125 C 4. Marking Table 2. Marking Type number 74AUP2G240DC 74AUP2G240GT 74AUP2G240GM 5. Functional diagram 1 1OE 2OE 5 2A Fig 1. Logic symbol 74AUP2G240_1 Product data sheet Low-power dual inverting buffer/line driver; 3-state ...

Page 3

... LOW) 8 supply voltage Rev. 01 — 6 October 2006 74AUP2G240 2OE 74AUP2G240 terminal 1 index area 2OE Transparent top view © NXP B.V. 2006. All rights reserved. 7 1OE 001aaf409 ...

Page 4

... CC O Active mode and Power-down mode +125 C amb derates linearly with 8.0 mW/K. tot derates linearly with 2.4 mW/K. tot Conditions Active mode Power-down mode 0 3 Rev. 01 — 6 October 2006 74AUP2G240 Output Min Max 0.5 +4 [1] 0.5 +4 [1] 0.5 +4 ...

Page 5

... GND 0 3 Rev. 01 — 6 October 2006 74AUP2G240 Min Typ Max ...

Page 6

... 4 GND Rev. 01 — 6 October 2006 74AUP2G240 Min Typ [ [ 0 1 1 ...

Page 7

... 4 GND Rev. 01 — 6 October 2006 74AUP2G240 Min Typ - - - - [ [ 0. 0. 1 ...

Page 8

... [4] Figure Rev. 01 — 6 October 2006 74AUP2G240 Min Typ - - - - [ [ +125 C [1] Min Typ Max ...

Page 9

... Figure [3] Figure Rev. 01 — 6 October 2006 74AUP2G240 +125 C [1] Min Typ Max Min Max ( 25 3.5 6.6 14.5 3.2 16.3 2.2 4.6 8.4 2.0 2.0 3.8 6.4 1.8 1 ...

Page 10

... Figure [4] Figure Rev. 01 — 6 October 2006 74AUP2G240 +125 C [1] Min Typ Max Min Max ( 62 4.3 6.6 10.4 3.6 11.6 3.0 5.0 7.4 2.5 3.0 5.3 7.8 2.1 2 ...

Page 11

... where input V M GND t PHL output Table 9. Input 0 Rev. 01 — 6 October 2006 74AUP2G240 +125 C [1] Typ Max Min Max ( 3.7 - ...

Page 12

... PHZ GND outputs enabled Table 10. Output Rev. 01 — 6 October 2006 74AUP2G240 t PZL PZH V M outputs outputs enabled disabled mna961 © NXP B.V. 2006. All rights reserved. ...

Page 13

... Low-power dual inverting buffer/line driver; 3-state PULSE DUT GENERATOR for measuring propagation delays, setup and hold times and pulse width R L Rev. 01 — 6 October 2006 74AUP2G240 V EXT 001aac521 of the pulse generator EXT ...

Page 14

... Low-power dual inverting buffer/line driver; 3-state 2.5 scale (1) ( 0.27 0.23 2.1 2.4 0.5 0.17 0.08 1.9 2.2 REFERENCES JEDEC JEITA MO-187 Rev. 01 — 6 October 2006 74AUP2G240 detail 3.2 0.40 0.21 0.4 0.2 0.13 0.15 0.19 3.0 EUROPEAN PROJECTION SOT765 ...

Page 15

... Low-power dual inverting buffer/line driver; 3-state scale 1.05 0.35 0.40 0.6 0.5 0.95 0.27 0.32 REFERENCES JEDEC JEITA - - - MO-252 Rev. 01 — 6 October 2006 74AUP2G240 4 ( EUROPEAN PROJECTION © NXP B.V. 2006. All rights reserved. SOT833-1 ISSUE DATE 04-07-22 04-11- ...

Page 16

... 1.65 0.35 0.15 0.55 0.5 0.1 1.55 0.25 0.05 REFERENCES JEDEC JEITA MO-255 - - - Rev. 01 — 6 October 2006 74AUP2G240 detail 0.05 0.05 0.05 EUROPEAN PROJECTION SOT902 ISSUE DATE 05-11-16 05-11-25 © NXP B.V. 2006. All rights reserved ...

Page 17

... Revision history Table 13. Revision history Document ID Release date 74AUP2G240_1 20061006 74AUP2G240_1 Product data sheet Low-power dual inverting buffer/line driver; 3-state Data sheet status Change notice Product data sheet - Rev. 01 — 6 October 2006 74AUP2G240 Supersedes - © NXP B.V. 2006. All rights reserved ...

Page 18

... Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. http://www.nxp.com salesaddresses@nxp.com Rev. 01 — 6 October 2006 74AUP2G240 © NXP B.V. 2006. All rights reserved ...

Page 19

... Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2006. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com All rights reserved. Date of release: 6 October 2006 Document identifier: 74AUP2G240_1 ...

Related keywords