ATTINY13V-10MMU Atmel, ATTINY13V-10MMU Datasheet - Page 34

MCU AVR 1K ISP FLASH 1.8V 10-QFN

ATTINY13V-10MMU

Manufacturer Part Number
ATTINY13V-10MMU
Description
MCU AVR 1K ISP FLASH 1.8V 10-QFN
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheets

Specifications of ATTINY13V-10MMU

Core Processor
AVR
Core Size
8-Bit
Speed
10MHz
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
6
Program Memory Size
1KB (512 x 16)
Program Memory Type
FLASH
Eeprom Size
64 x 8
Ram Size
64 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
10-MLF®, 10-DFN
Processor Series
ATTINY1x
Core
AVR8
Data Bus Width
8 bit
Data Ram Size
64 B
Interface Type
SPI
Maximum Clock Frequency
10 MHz
Number Of Programmable I/os
6
Number Of Timers
1
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 4 Channel
Package
10MLF EP
Device Core
AVR
Family Name
ATtiny
Maximum Speed
10 MHz
Operating Supply Voltage
2.5|3.3|5 V
For Use With
ATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAGATAVRDRAGON - KIT DRAGON 32KB FLASH MEM AVRATAVRISP2 - PROGRAMMER AVR IN SYSTEMATJTAGICE2 - AVR ON-CHIP D-BUG SYSTEM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Connectivity
-
Lead Free Status / Rohs Status
 Details
8. System Control and Reset
8.0.1
34
ATtiny13
Resetting the AVR
During reset, all I/O Registers are set to their initial values, and the program starts execution
from the Reset Vector. The instruction placed at the Reset Vector must be a RJMP – Relative
Jump – instruction to the reset handling routine. If the program never enables an interrupt
source, the Interrupt Vectors are not used, and regular program code can be placed at these
locations. The circuit diagram in
Reset Characteristics” on page 119
Figure 8-1.
The I/O ports of the AVR are immediately reset to their initial state when a reset source goes
active. This does not require any clock source to be running.
After all reset sources have gone inactive, a delay counter is invoked, stretching the internal
reset. This allows the power to reach a stable level before normal operation starts. The time-out
period of the delay counter is defined by the user through the SUT and CKSEL fuses. The differ-
ent selections for the delay period are presented in
BODLEVEL [1..0]
Reset Logic
Pull-up Resistor
FILTER
SPIKE
CKSEL[1:0]
Power-on Reset
Reset Circuit
Figure 8-1 on page 34
SUT[1:0]
Brown-out
Watchdog
Oscillator
Generator
defines the electrical parameters of the reset circuitry.
Circuit
Clock
CK
Register (MCUSR)
“Clock Sources” on page
MCU Status
DATA BUS
Delay Counters
shows the reset logic.
TIMEOUT
24.
2535J–AVR–08/10
“System and

Related parts for ATTINY13V-10MMU