MC68HC11K1CFUE3 Freescale Semiconductor, MC68HC11K1CFUE3 Datasheet - Page 224

MCU 8-BIT 768 RAM 3MHZ 80-QFP

MC68HC11K1CFUE3

Manufacturer Part Number
MC68HC11K1CFUE3
Description
MCU 8-BIT 768 RAM 3MHZ 80-QFP
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheets

Specifications of MC68HC11K1CFUE3

Core Processor
HC11
Core Size
8-Bit
Speed
3MHz
Connectivity
SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
37
Program Memory Type
ROMless
Eeprom Size
640 x 8
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Data Bus Width
8 bit
Data Ram Size
768 B
Interface Type
SCI, SPI
Maximum Clock Frequency
4 MHz
Number Of Programmable I/os
37
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC11K1CFUE3
Manufacturer:
FREESCALE
Quantity:
8 831
Part Number:
MC68HC11K1CFUE3
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Analog-to-Digital (A/D) Converter
10.3.4 Digital Control
Technical Data
224
E CLOCK
0
CHANNEL, UPDATE
CONVERT FIRST
SAMPLE ANALOG INPUT
ADR1
12 E CYCLES
register is set after the fourth conversion in a sequence to signal the
availability of data in the result registers.The result registers are written
during a portion of the system clock cycle when reads do not occur, so
there is no conflict. A conversion sequence can repeat continuously or
stop after one iteration.
sequence. In this example, synchronization is referenced to the system
E clock.
In addition to the conversion complete status flag, ADCTL bits select
single or continuous conversions, whether conversions are performed
on single or multiple channels, and the analog input(s) to be converted.
Single or continuous conversions are selected by the SCAN bit. Clearing
the SCAN bit selects the single conversion option, in which results are
written to each of the four result registers one time. The first result is
stored in A/D result register 1 (ADR1), and the fourth result is stored in
ADR4. All conversion activity is then halted until the ADCTL register is
written again. In the continuous mode (SCAN =1), conversion activity
does not stop. The fifth conversion is stored in register ADR1
(overwriting the first conversion result), the sixth conversion overwrites
ADR2, and so on.
Freescale Semiconductor, Inc.
Figure 10-2. A/D Conversion Sequence
32
For More Information On This Product,
CONVERT SECOND
CHANNEL, UPDATE
Analog-to-Digital (A/D) Converter
ADR2
Go to: www.freescale.com
CYCLES
MSB
4
SUCCESSIVE APPROXIMATION SEQUENCE
BIT 6
CYC
64
2
Figure 10-2
BIT 5
CYC
CHANNEL, UPDATE
CONVERT THIRD
2
BIT 4
CYC
ADR3
2
BIT 3
CYC
2
shows the timing of a typical
BIT 2
CYC
2
96
BIT 1
CYC
CONVERT FOURTH
CHANNEL, UPDATE
2
CYC
LSB
ADR4
2
CYC
END
2
M68HC11K Family
128 — E CYCLES
MOTOROLA

Related parts for MC68HC11K1CFUE3