ST16C552CJ68-F Exar Corporation, ST16C552CJ68-F Datasheet - Page 20

no-image

ST16C552CJ68-F

Manufacturer Part Number
ST16C552CJ68-F
Description
IC UART FIFO PAR 16B DUAL 68PLCC
Manufacturer
Exar Corporation
Type
Dual UART with 16-byte FIFOs and Parallel Printer Portr
Datasheet

Specifications of ST16C552CJ68-F

Number Of Channels
2, DUART
Package / Case
68-LCC (J-Lead)
Features
*
Fifo's
16 Byte
Protocol
Printer
Voltage - Supply
2.97 V ~ 5.5 V
With Parallel Port
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Data Rate
1.5 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.97 V
Supply Current
3 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V or 5 V
No. Of Channels
2
Supply Voltage Range
2.97V To 5.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
PLCC
No. Of Pins
68
Filter Terminals
SMD
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
1016-1263-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST16C552CJ68-F
Manufacturer:
Micrel
Quantity:
425
Part Number:
ST16C552CJ68-F
Manufacturer:
Exar Corporation
Quantity:
10 000
ST16C552/552A
FCR BIT 4-5:
Not Used - initialized to a logic 0.
FCR BIT 6-7: (logic 0 or cleared is the default condi-
tion, RX trigger level = 1)
These bits are used to set the trigger level for the
receive FIFO interrupt.
An interrupt is generated when the number of charac-
ters in the FIFO equals the programmed trigger level.
However the FIFO will continue to be loaded until it is
full.
BIT-7
Priority
Rev. 3.40
Level
0
0
1
1
1
2
2
3
4
Table 8, INTERRUPT SOURCE TABLE
BIT-6
Bit-3 Bit-2 Bit-1 Bit-0
0
1
0
1
0
0
1
0
0
[ISR BITS]
1
1
1
0
0
RX FIFO trigger level
1
0
0
1
0
01
04
08
14
0
0
0
0
0
Source of the interrupt
LSR (Receiver Line Status Register)
RXRDY (Received Data Ready)
RXRDY (Receive Data time out)
TXRDY (Transmitter Holding Register Empty)
MSR (Modem Status Register)
20
Interrupt Status Register (ISR)
The 552/552A provides four levels of prioritized inter-
rupts to minimize external software interaction. The
Interrupt Status Register (ISR) provides the user with
four interrupt status bits. Performing a read cycle on
the ISR will provide the user with the highest pending
interrupt level to be serviced. No other interrupts are
acknowledged until the pending interrupt is serviced.
Whenever the interrupt status register is read, the
interrupt status is cleared. However it should be noted
that only the current pending interrupt is cleared by the
read. A lower level interrupt may be seen after reread-
ing the interrupt status bits. The Interrupt Source
Table 8 (below) shows the data values (bits 0-3) for the
four prioritized interrupt levels and the interrupt
sources associated with each of these interrupt levels:

Related parts for ST16C552CJ68-F