PIC16F1826-I/MQ Microchip Technology, PIC16F1826-I/MQ Datasheet - Page 394

no-image

PIC16F1826-I/MQ

Manufacturer Part Number
PIC16F1826-I/MQ
Description
IC, 8BIT MCU, PIC16F, 32MHZ, QFN-28
Manufacturer
Microchip Technology
Datasheet

Specifications of PIC16F1826-I/MQ

Controller Family/series
PIC16F
Eeprom Memory Size
256Byte
Ram Memory Size
256Byte
Cpu Speed
32MHz
No. Of Timers
3
Interface
EUSART, I2C, SPI
Core Size
8 Bit
Program Memory Size
2kWords
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PIC16F/LF1826/27
Stack Overflow/Underflow................................................... 76
STATUS Register................................................................ 21
SUBWFB........................................................................... 333
T
T1CON Register.......................................................... 28, 183
T1GCON Register............................................................. 184
T2CON Register............................................................ 28, 36
Thermal Considerations .................................................... 349
Timer0 ............................................................................... 171
Timer1
Timer2
Timer2/4/6 ......................................................................... 187
Timers
Timing Diagrams
DS41391B-page 394
Accessing.................................................................... 40
Reset........................................................................... 42
Associated Registers ................................................ 173
Operation .................................................................. 171
Specifications ............................................................ 357
Associated registers.................................................. 185
Asynchronous Counter Mode ................................... 177
Clock Source Selection ............................................. 176
Interrupt..................................................................... 179
Operation .................................................................. 176
Operation During Sleep ............................................ 179
Oscillator ................................................................... 177
Prescaler ................................................................... 177
Specifications ............................................................ 357
Timer1 Gate
TMR1H Register ....................................................... 175
TMR1L Register ........................................................ 175
Associated registers.................................................. 190
Associated registers.................................................. 190
Timer1
Timer2/4/6
A/D Conversion ......................................................... 359
A/D Conversion (Sleep Mode) .................................. 359
Acknowledge Sequence ........................................... 270
Asynchronous Reception .......................................... 292
Asynchronous Transmission ..................................... 288
Asynchronous Transmission (Back to Back) ............ 288
Auto Wake-up Bit (WUE) During Normal Operation . 304
Auto Wake-up Bit (WUE) During Sleep .................... 304
Automatic Baud Rate Calibration .............................. 302
Baud Rate Generator with Clock Arbitration ............. 263
BRG Reset Due to SDA Arbitration During Start
Brown-out Reset (BOR) ............................................ 355
Brown-out Reset Situations ........................................ 75
Bus Collision During a Repeated Start Condition
Bus Collision During a Repeated Start Condition
Bus Collision During a Start Condition (SCL = 0) ..... 274
Bus Collision During a Stop Condition (Case 1) ....... 276
Bus Collision During a Stop Condition (Case 2) ....... 276
Bus Collision During Start Condition (SDA only) ...... 273
Bus Collision for Transmit and Acknowledge............ 272
CLKOUT and I/O....................................................... 353
Clock Synchronization .............................................. 260
Reading and Writing ......................................... 177
Selecting Source............................................... 177
T1CON.............................................................. 183
T1GCON ........................................................... 184
TxCON .............................................................. 189
Condition........................................................... 274
(Case 1) ............................................................ 275
(Case 2) ............................................................ 275
Preliminary
Timing Diagrams and Specifications
Timing Parameter Symbology .......................................... 350
Timing Requirements
TMR0 Register.................................................................... 28
TMR1H Register ................................................................. 28
TMR1L Register.................................................................. 28
TMR2 Register.............................................................. 28, 36
TRIS.................................................................................. 334
TRISA Register........................................................... 29, 118
TRISB ............................................................................... 123
TRISB Register........................................................... 29, 124
Two-Speed Clock Start-up Mode........................................ 61
TXCON (Timer2/4/6) Register .......................................... 189
TxCON Register ............................................................... 229
TXREG ............................................................................. 287
TXREG Register ................................................................. 31
TXSTA Register.......................................................... 31, 294
U
USART
Clock Timing ............................................................. 351
Comparator Output ................................................... 155
Enhanced Capture/Compare/PWM (ECCP)............. 357
Fail-Safe Clock Monitor (FSCM)................................. 64
First Start Bit Timing ................................................. 264
Full-Bridge PWM Output........................................... 218
Half-Bridge PWM Output .................................. 216, 224
I
I
I
I
I
INT Pin Interrupt ......................................................... 85
Internal Oscillator Switch Timing ................................ 59
PWM Auto-shutdown ................................................ 223
PWM Direction Change ............................................ 219
PWM Direction Change at Near 100% Duty Cycle... 220
PWM Output (Active-High) ....................................... 214
PWM Output (Active-Low) ........................................ 215
Repeat Start Condition ............................................. 265
Reset Start-up Sequence ........................................... 77
Reset, WDT, OST and Power-up Timer ................... 354
Send Break Character Sequence ............................. 305
SPI Master Mode (CKE = 1, SMP = 1) ..................... 362
SPI Mode (Master Mode).......................................... 237
SPI Slave Mode (CKE = 0) ....................................... 363
SPI Slave Mode (CKE = 1) ....................................... 363
Synchronous Reception (Master Mode, SREN) ....... 309
Synchronous Transmission ...................................... 307
Synchronous Transmission (Through TXEN) ........... 307
Timer0 and Timer1 External Clock ........................... 356
Timer1 Incrementing Edge ....................................... 179
Two Speed Start-up.................................................... 62
USART Synchronous Receive (Master/Slave) ......... 361
USART Synchronous Transmission (Master/Slave). 361
Wake-up from Interrupt............................................... 98
PLL Clock ................................................................. 352
I
SPI Mode .................................................................. 364
BRGH Bit .................................................................. 297
Synchronous Master Mode
2
2
2
2
2
2
C Bus Data............................................................. 365
C Bus Start/Stop Bits ............................................. 364
C Master Mode (7 or 10-Bit Transmission) ............ 267
C Master Mode (7-Bit Reception)........................... 269
C Stop Condition Receive or Transmit Mode......... 271
C Bus Data............................................................. 366
Firmware Restart .............................................. 223
Requirements, Synchronous Receive .............. 361
Requirements, Synchronous Transmission...... 361
Timing Diagram, Synchronous Receive ........... 361
Timing Diagram, Synchronous Transmission... 361
© 2009 Microchip Technology Inc.

Related parts for PIC16F1826-I/MQ