AD9865BCP Analog Devices Inc, AD9865BCP Datasheet - Page 36

IC FRONT-END MIXED-SGNL 64-LFCSP

AD9865BCP

Manufacturer Part Number
AD9865BCP
Description
IC FRONT-END MIXED-SGNL 64-LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9865BCP

Rohs Status
RoHS non-compliant
Rf Type
HPNA, VDSL
Features
10-bit ADC(s), 10-bit DAC(s)
Package / Case
64-VFQFN, CSP Exposed Pad

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9865BCP
Manufacturer:
ADI
Quantity:
17
Part Number:
AD9865BCP
Manufacturer:
MxFE
Quantity:
319
Part Number:
AD9865BCP
Manufacturer:
MXFE
Quantity:
20 000
Part Number:
AD9865BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
AD9865BCPZ
Quantity:
1 400
AD9865
The ADC has an internal voltage reference and reference ampli-
fier as shown in Figure 75. The internal band gap reference
generates a stable 1 V reference level that is converted to a dif-
ferential 1 V reference centered about mid-supply (AVDD/2).
The outputs of the differential reference amplifier are available
at the REFT and REFB pins and must be properly decoupled for
optimum performance. The REFT and REFB pins are conven-
iently situated at the corners of the CSP package such that C1
(0603 type) can be placed directly across its pins. C3 and C4 can
be placed underneath C1, and C2 (10 µF tantalum) can be
placed furthest from the package.
Figure 75. ADC Reference and Decoupling
1.0V
VIEW
TOP
ADCs
TO
REFT
REFB
C1
C4
C1
0.1µF
C2
C3
C3
0.1µF
C4
0.1µF
C2
10µF
Rev. A | Page 36 of 48
Table 21. SPI Registers for Rx ADC
Address (Hex)
0x04
0x07
0x13
AGC TIMING CONSIDERATIONS
When implementing a digital AGC timing loop, it is important
to consider the Rx path latency and settling time of the Rx path
in response to a change in gain setting. Figure 21 and Figure 24
show the RxPGA’s settling response to a 60 dB and 5 dB change
in gain setting when using the Tx[5:0] or PGA[5:0] port. While
the RxPGA settling time may also show a slight dependency on
the LPF’s cut-off frequency, the ADC’s pipeline delay along with
the ADIO bus interface presents a more significant delay. The
amount of delay or latency is dependent on whether a half-or
full-duplex is selected. An impulse response at the RxPGA’s
input can be observed after 10.0 ADC clock cycles (1/f
the case of a half-duplex interface, and 10.5 ADC clock cycles in
the case of a full-duplex interface. This latency, along with the
RxPGA settling time, should be considered to ensure stability of
the AGC loop.
(5)
(4)
(4)
(2:0)
Bit
Description
Duty cycle restore circuit
ADC clock from PLL
ADC low power mode
ADC power bias adjust
ADC
) in

Related parts for AD9865BCP