M48T201V-85MH1TR STMicroelectronics, M48T201V-85MH1TR Datasheet - Page 10

no-image

M48T201V-85MH1TR

Manufacturer Part Number
M48T201V-85MH1TR
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of M48T201V-85MH1TR

Bus Type
Parallel
User Ram
512KB
Operating Supply Voltage (typ)
3.3V
Package Type
SOH
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Commercial
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Pin Count
44
Mounting
Surface Mount
Date Format
DW:DM:M:Y
Time Format
HH:MM:SS
Lead Free Status / RoHS Status
Not Compliant
Operation
2
2.1
10/37
Operation
Automatic backup and write protection for an external SRAM is provided through V
E
supervisor chip and external SRAM chosen, are similar.) The SNAPHAT
lithium energy source is used to retain the RTC and RAM data in the absence of V
through the V
to RAM (G
is automatically adjusted for months with less than 31 days and corrects for leap years (valid
until 2100). The internal watchdog timer provides programmable alarm windows.
The nine clock bytes (7FFFFh-7FFF9h and 7FFF1h) are not the actual clock counters, they
are memory locations consisting of BiPORT™ READ/WRITE memory cells within the static
RAM array. Clock circuitry updates the clock bytes with current information once per second.
The information can be accessed by the user in the same manner as any other location in
the static memory array. Byte 7FFF8h is the clock control register. This byte controls user
access to the clock information and also stores the clock calibration setting.
Byte 7FFF7h contains the watchdog timer setting. The watchdog timer can generate either a
reset or an interrupt, depending on the state of the watchdog steering bit (WDS). Bytes
7FFF6h-7FFF2h include bits that, when programmed, provide for clock alarm functionality.
Alarms are activated when the register content matches the month, date, hours, minutes,
and seconds of the clock registers. Byte 7FFF1h contains century information. Byte 7FFF0h
contains additional flag information pertaining to the watchdog timer, the alarm condition,
the battery status and square wave output operation. 4 bits are included within this register
(RS0-RS3) that are used to program the square wave output frequency (see
page
constantly monitors the supply voltage for an out of tolerance condition. When V
tolerance, the circuit write protects the TIMEKEEPER
providing data security in the midst of unpredictable system operation. As V
the battery backup switchover voltage (V
the battery, maintaining data and clock operation until valid power is restored.
Address decoding
The M48T201Y/V accommodates 19 address lines (A0-A18) which allow direct connection
of up to 512 K bytes of static RAM. Regardless of SRAM density used, timekeeping,
watchdog, alarm, century, flag, and control registers are located in the upper RAM locations.
All TIMEKEEPER registers reside in the upper RAM locations without conflict by inhibiting
the G
are transparent to the user and the memory map looks continuous from the first clock
address to the upper most attached RAM addresses.
CON
, and G
CON
21). The M48T201Y/V also has its own power-fail detect circuit. This control circuitry
(output enable RAM) signal during clock access. The RAM's physical locations
CON
CON
OUT
) are controlled during power transients to prevent data corruption. The date
pins. (Users are urged to insure that voltage specifications, for both the
pin. The chip enable output to RAM (E
SO
), the control circuitry automatically switches to
®
register data and external SRAM,
CON
) and the output enable output
M48T201Y, M48T201V
®
containing the
CC
Table 7 on
falls below
CC
CC
OUT
is out of
power
,

Related parts for M48T201V-85MH1TR