EELXT360PE.A2SE001 Intel, EELXT360PE.A2SE001 Datasheet - Page 25

EELXT360PE.A2SE001

Manufacturer Part Number
EELXT360PE.A2SE001
Description
Manufacturer
Intel
Datasheet

Specifications of EELXT360PE.A2SE001

Number Of Transceivers
1
Operating Supply Voltage (typ)
5V
Screening Level
Industrial
Mounting
Surface Mount
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Compliant
Integrated T1/E1 LH/SH Transceiver for DS1/DSX-1 or PRI Applications — LXT360
A Low-to-High transition on the INSBPV pin will insert a bipolar violation in the QRSS pattern.
Note that the BPV insertion occurs regardless of whether the device is in Bipolar or Unipolar
operating mode.
In Hardware mode, connecting the TAOS pin to Midrange enables QRSS transmission. In Host
mode, setting bits CR2.EPAT0 = 0 and CR2.EPAT1=1 enables QRSS.
Figure 11. QRSS Mode
Selecting QRSS mode also enables QRSS Pattern Detection (QPD) in the receive path. The QRSS
pattern is synchronized when there are fewer than four errors in 128 bits. After achieving
synchronization the device drives the QPD pin Low. In the QRSS mode, any subsequent bit error in
the QRSS pattern causes QPD to go High for half an RCLK clock cycle. Note that in Host mode,
the precise relationship between QPD and RCLK depends on the CLKE pin. When CLKE is Low,
QPD goes High while RCLK is High; when CLKE is High, QPD goes High while RCLK is Low.
The edge of QPD can serve as a trigger for an external bit-error counter. A LOS condition or a loss
of QRSS synchronization will cause QPD to go High continuously. In this case, and with either
Unipolar mode or the encoders/decoders enabled, the BPV pin indicates BPVs, CODEVs or
ZEROVs.
Host mode can generate an interrupt to indicate that QRSS detection has occurred, or that
synchronization is lost. This interrupt is enabled when bit ICR.CQRSS = 0. If the QPD signal is
used to trigger a bit error counter, the interrupt could be used to start or reset the error counter.
The PSR.QRSS bit provides an indication of QRSS pattern synchronization. This bit goes to 0
when the QRSS pattern is not detected (i.e., when there are more than four errors in 128 bits). The
TQRSS bit in the Transition Status Register indicates that QRSS status has changed since the last
QRSS Interrupt Clear command.
2.7.2.3
In-Band Network Loop Up or Down Code Generator
In-band Network Loop Up or Loop Down code transmission is available in Host mode only. The
Loop Up code is 00001; Loop Down code is 001. A Loop Up code transmission occurs when bits
CR2.EPAT0 = 1 and CR2.EPAT1 = 0. A Loop Down code transmission occurs when CR2.EPAT0 =
1 and CR2.EPAT1 = 1.
Datasheet
25

Related parts for EELXT360PE.A2SE001