AD7730LBRU Analog Devices Inc, AD7730LBRU Datasheet - Page 47

IC ADC TRANSDUCER BRIDGE 24TSSOP

AD7730LBRU

Manufacturer Part Number
AD7730LBRU
Description
IC ADC TRANSDUCER BRIDGE 24TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7730LBRU

Rohs Status
RoHS non-compliant
Number Of Bits
24
Sampling Rate (per Second)
600
Data Interface
DSP, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
125mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-TSSOP (0.173", 4.40mm Width)
For Use With
EVAL-AD7730LEBZ - BOARD EVALUATION FOR AD7730EVAL-AD7730EBZ - BOARD EVAL FOR AD7730

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7730LBRUZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7730LBRUZ-REEL7
Manufacturer:
ADI
Quantity:
1 000
NOTES
11
12
13
14
15
16
17
18
19
10
11
12
13
14
15
16
17
18
Specifications subject to change without notice.
TIMING CHARACTERISTICS
Parameter
Master Clock Range
t
t
Read Operation
t
t
t
t
t
t
t
t
t
Write Operation
t
t
t
t
t
t
NOTES
1
2
3
4
5
6
7
REV. A
Sample tested during initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of DV
See Figures 18 and 19.
SCLK active edge is falling edge of SCLK with POL = 1; SCLK active edge is rising edge of SCLK with POL = 0.
These numbers are measured with the load circuit of Figure 1 and defined as the time required for the output to cross the V
This specification only comes into play if CS goes low while SCLK is low (POL = 1) or if CS goes low while SCLK is high (POL = 0). It is primarily required for
These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then
RDY returns high after the first read from the device after an output update. The same data can be read again, if required, while RDY is high, although care should
1
2
3
4
5
5A
6
7
8
9
10
11
12
13
14
15
16
interfacing to DSP machines.
extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus
relinquish times of the part and as such are independent of external bus loading capacitances.
be taken that subsequent reads do not occur close to the next output update.
Temperature range: –40 C to +85 C.
Sample tested during initial release.
The offset (or zero) numbers with CHP = 1 are typically 3 V precalibration. Internal zero-scale calibration reduces this by about 1 V. Offset numbers with CHP = 0 can be up to
1 mV precalibration. Internal zero-scale calibration reduces this to 2 V typical. System zero-scale calibration reduces offset numbers with CHP = 1 and CHP = 0 to the order of the
noise. Gain errors can be up to 3000 ppm precalibration with CHP = 0 and CHP = 1. Performing internal full-scale calibrations on the 80 mV range reduces the gain error to less than
100 ppm for the 80 mV and 40 mV ranges, to about 250 ppm for the 20 mV range and to about 500 ppm on the 10 mV range. System full-scale calibration reduces this to the order of
the noise. Positive and negative full-scale errors can be calculated from the offset and gain errors.
These numbers are generated during life testing of the part.
Positive Full-Scale Error includes Offset Errors (Unipolar Offset Error or Bipolar Zero Error) and applies to both unipolar and bipolar input ranges.
Recalibration at any temperature will remove these errors.
Full-Scale Drift includes Offset Drift (Unipolar Offset Drift or Bipolar Zero Drift) and applies to both unipolar and bipolar input ranges.
Gain Error is a measure of the difference between the measured and the ideal span between any two points in the transfer function. The two points used to calculate the gain
error are positive full scale and negative full scale. See Terminology.
Gain Error Drift is a span drift and is effectively the drift of the part if zero-scale calibrations only were performed.
No Missing Codes performance with CHP = 0 and SKIP = 1 is reduced below 24 bits for SF words lower than 180 decimal.
The analog input voltage range on the AIN1(+) and AIN2(+) inputs is given here with respect to the voltage on the AIN1(–) and AIN2(–) inputs respectively.
The common-mode voltage range on the input pairs applies provided the absolute input voltage specification is obeyed.
The common-mode voltage range on the reference input pair (REF IN(+) and REF IN(–)) applies provided the absolute input voltage specification is obeyed.
These logic output levels apply to the MCLK OUT output only when it is loaded with a single CMOS load.
V
This number represents the total drift of the channel with a zero input and the DAC output near full scale.
After calibration, if the input voltage exceeds positive full scale, the converter will output all 1s. If the input is less than negative full scale, the device outputs all 0s.
These calibration and span limits apply provided the absolute input voltage specification is obeyed. The offset calibration limit applies to both the unipolar zero point and the
bipolar zero point.
4
6
DD
4, 5
refers to DV
DD
for all logic outputs expect D0, D1, ACX and ACX where it refers to AV
Limit at T
(B Version)
1
5
50
50
0
0
0
60
80
0
60
80
100
100
0
10
80
100
0
30
25
100
100
0
MIN
1, 2
to T
(AV
Input Logic 0 = 0 V, Logic 1 = DV
MAX
DD
= +4.75 V to +5.25 V; DV
Units
MHz min
MHz max
ns min
ns min
ns min
ns min
ns min
ns max
ns max
ns min
ns max
ns max
ns min
ns min
ns min
ns min
ns max
ns max
ns min
ns min
ns min
ns min
ns min
ns min
–47–
Conditions/Comments
For Specified Performance
SYNC Pulsewidth
RESET Pulsewidth
RDY to CS Setup Time
CS Falling Edge to SCLK Active Edge Setup Time
SCLK Active Edge to Data Valid Delay
DV
DV
CS Falling Edge to Data Valid Delay
DV
DV
SCLK High Pulsewidth
SCLK Low Pulsewidth
CS Rising Edge to SCLK Inactive Edge Hold Time
Bus Relinquish Time after SCLK Inactive Edge
SCLK Active Edge to RDY High
CS Falling Edge to SCLK Active Edge Setup Time
Data Valid to SCLK Edge Setup Time
Data Valid to SCLK Edge Hold Time
SCLK High Pulsewidth
SCLK Low Pulsewidth
CS Rising Edge to SCLK Edge Hold Time
DD
. In other words, the output logic high for these four outputs is determined by AV
DD
DD
DD
DD
DD
= +4.75 V to +5.25 V
= +2.75 V to +3.3 V
= +4.75 V to +5.25 V
= +2.7 V to +3.3 V
DD
= +3 V to +5.25 V; AGND = DGND = 0 V; f
unless otherwise noted).
DD
) and timed from a voltage level of 1.6 V.
OL
3, 7
or V
OH
AD7730/AD7730L
3
limits.
CLK IN
3
= 2.4576 MHz;
3
3
3
DD
.

Related parts for AD7730LBRU