EP2S130F1020I4 Altera, EP2S130F1020I4 Datasheet - Page 58

no-image

EP2S130F1020I4

Manufacturer Part Number
EP2S130F1020I4
Description
IC STRATIX II FPGA 130K 1020FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1020I4

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
742
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1786

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020I4
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020I4
Manufacturer:
ALTERA
Quantity:
60
Part Number:
EP2S130F1020I4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020I4N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S130F1020I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020I4N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020I4N
Manufacturer:
ALTERA
Quantity:
60
Part Number:
EP2S130F1020I4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020I4N
0
PLLs & Clock Networks
Figure 2–32. Regional Clocks
2–50
Stratix II Device Handbook, Volume 1
RCLK[3..0]
RCLK[7..4]
CLK[3..0]
Dual-Regional Clock Network
A single source (CLK pin or PLL output) can generate a dual-regional
clock by driving two regional clock network lines in adjacent quadrants
(one from each quadrant). This allows logic that spans multiple
quadrants to utilize the same low skew clock. The routing of this clock
signal on an entire side has approximately the same speed but slightly
higher clock skew when compared with a clock signal that drives a single
quadrant. Internal logic-array routing can also drive a dual-regional
clock. Clock pins and enhanced PLL outputs on the top and bottom can
drive horizontal dual-regional clocks. Clock pins and fast PLL outputs on
the left and right can drive vertical dual-regional clocks, as shown in
Figure
2–33. Corner PLLs cannot drive dual-regional clocks.
RCLK[31..28]
RCLK[11..8]
CLK[7..4]
RCLK[15..12]
RCLK[27..24]
CLK[15..12]
Regional Clocks Only Drive a Device
Quadrant from Specified CLK Pins,
PLLs or Core Logic within that Quadrant
CLK[11..8]
RCLK[19..16]
RCLK[23..20]
Altera Corporation
May 2007

Related parts for EP2S130F1020I4