XC5VLX220-2FFG1760C Xilinx Inc, XC5VLX220-2FFG1760C Datasheet - Page 99

IC FPGA VIRTEX-5 220K 1760FBGA

XC5VLX220-2FFG1760C

Manufacturer Part Number
XC5VLX220-2FFG1760C
Description
IC FPGA VIRTEX-5 220K 1760FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX220-2FFG1760C

Number Of Logic Elements/cells
221184
Number Of Labs/clbs
17280
Total Ram Bits
7077888
Number Of I /o
800
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1760-BBGA, FCBGA
Package
1760FCBGA
Family Name
Virtex®-5
Device Logic Units
221184
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
800
Ram Bits
7077888
For Use With
HW-AFX-FF1760-500-G - BOARD DEV VIRTEX 5 FF1760
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX220-2FFG1760C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX220-2FFG1760C
Manufacturer:
XILINX
0
Part Number:
XC5VLX220-2FFG1760C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Table 3-4: PLL Attributes (Continued)
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
DIVCLK_DIVIDE
CLKFBOUT_PHASE
REF_JITTER
CLKIN1_PERIOD
CLKIN2_PERIOD
CLKOUT[0:5]_
DESKEW_ADJUST
RESET_ON_LOSS
_OF_LOCK
Attribute
Integer
String
String
Type
Real
Real
Real
Real
Allowed Values
1.408 to 52.630
1.408 to 52.630
0.000 to 0.999
PPC or None
0.0 to 360.0
FALSE
1 to 52
www.xilinx.com
Default
FALSE
None
0.100
0.000
0.000
0.0
1
Specifies the division ratio for all
output clocks with respect to the
input clock.
Specifies the phase offset in
degrees of the clock feedback
output. Shifting the feedback clock
results in a negative phase shift of
all output clocks to the PLL.
Allows specification of the
expected jitter on the reference
clock in order to better optimize
PLL performance. A bandwidth
setting of OPTIMIZED will
attempt to choose the best
parameter for input clocking
when unknown. If known, then
the value provided should be
specified in terms of the UI
percentage (the maximum peak to
peak value) of the expected jitter
on the input clock.
Specifies the input period in ns to
the PLL CLKIN1 input. Resolution
is down to the ps. This information
is mandatory and must be
supplied.
Specifies the input period in ns to
the PLL CLKIN2 input. Resolution
is down to the ps. This information
is mandatory and must be
supplied.
Fixed delay used when the PLL is
used in a PPC440 system.
See UG200: Embedded Processor
Block in Virtex-5 FPGAs Reference
Guide for details.
Must be set to FALSE, not
supported in silicon.
General Usage Description
Description
99

Related parts for XC5VLX220-2FFG1760C