MC68340AG25E Freescale Semiconductor, MC68340AG25E Datasheet - Page 359

no-image

MC68340AG25E

Manufacturer Part Number
MC68340AG25E
Description
IC MPU 32BIT 25MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68340AG25E

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
144-LQFP
Controller Family/series
68K
Core Size
32 Bit
No. Of I/o's
16
Cpu Speed
25MHz
No. Of Timers
2
Embedded Interface Type
UART
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Processor Series
M683xx
Core
CPU32
Maximum Clock Frequency
25 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68340AG25E
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC68340AG25E
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The timer is enabled by setting the SWR and CPE bits in the CR and, if TGATE is
enabled (TGE bit of the CR is set), then asserting TGATE . When the timer is enabled,
the SR ON bit is set. On the next falling edge of the counter clock, the counter is loaded
with the value of $FFFF. With each successive falling edge of the counter clock, the
counter decrements. The PREL1 and PREL2 registers are not used in this mode.
If TGATE is not enabled (CR TGE bit is cleared), then TGATE does not start or stop
the timer or affect the TG bit of the SR. In this case, the counter would begin counting on
the falling edge of the counter clock immediately after the SWR and CPE bits in the CR
are set.
If TGATE
counter. The negation of TGATE disables the counter, sets the SR TG bit, and clears the
ON bit in the SR. If TGATE is reasserted, the timer resumes counting from where it was
stopped, and the ON bit is set again. Further assertions and negations of TGATE have
the same effect. The TGL bit in the SR reflects the level of TGATE at all times.
If the counter counts down to the value stored in the COM register, the COM and TC bits
in the SR are set. If the counter counts down to $0000, a timeout is detected. This event
sets the TO in the SR and clears the COM bit. At timeout, the next falling edge of the
counter clock reloads the counter with $FFFF. TOUTx transitions at timeout or is disabled
as programmed by the CR OC bits. The SR OUT bit reflects the level on TOUTx.
To determine the number of cycles counted, the value in the CNTR must be read,
inverted, and incremented by 1 (the first count is $FFFF which, in effect, includes a count
of zero). The counter counts in a true 2 16 fashion. For measuring pulses of even greater
duration, the value in the POx bits in the SR are readable and can be thought of as an
extension of the least significant bits in the CNTR.
MOTOROLA
COUNTER
COUNTER
MODEx Bits in Control Register = 110
TGE Bit of the Control Register = 1
CLOCK
TGATE
0
ENABLE
is enabled (CR TGE bit is set), then the assertion of TGATE
f
f
f
f
e
f
f
f
Freescale Semiconductor, Inc.
For More Information On This Product,
d
f
f
f
Figure 8-10. Event Count Mode
c
f
f
f
MC68340 USER’S MANUAL
Go to: www.freescale.com
b
f
f
f
0
0
0
2
TG BIT SET
0
0
0
1
0
0
0
1
0
0
0
1
0
0
0
1
TO BIT SET
TIMEOUT
0
0
0
0
f
f
f
f
starts the
e
f
f
f
8- 15

Related parts for MC68340AG25E